

# Autonomous Audio Headset Switch with Reduced GND Switch Ron and FM Capability

Check for Samples: TS3A226AE

## **FEATURES**

- Ground FET Switches (60mΩ typical)
- Autonomous Detection of Headset Types: 3-Poles or 4-Poles (with MIC on SLEEVE or RING2)
- Microphone Line Switches
- Supports FM Signal Transmission Through the Ground FETs
- Reduction of Click/Pop Noise
- VDD Range: 2.6 V 4.7 V
   THD (Mic): 0.002% Typical
- Low Current Consumption: 6.5-µA Typical
- ±8kV Contract Discharge (IEC 61000-4-2) ESD Performance on SLEEVE and RING2 Pins

#### **APPLICATIONS**

- Mobile Phones / Tablet PCs
- Notebook/Ultrabook Computers

#### DESCRIPTION

The TS3A226AE is an audio headset switch that detects 3- or 4-pole 3.5mm accessories. For a 4-pole accessory with a microphone, the TS3A226AE also detects the MIC location and routes the microphone and ground signals automatically. The ground signal is routed through a pair of low-impedance ground FETs ( $60m\Omega$  typical), resulting minimal impact on audio cross-talk performance. The autonomous detection feature allows end users to plug in accessories with different audio pole configurations into the mobile device and have them operate properly with no added software control and complexity. The ground FETs of the device are designed to allow FM signal pass-through, making it possible to use the ground line of the headset as an FM antenna in mobile audio application.

The TS3A226AE is packaged within a 1.2mm × 1.2mm WCSP package, making it suitable for use in mobile application.



Figure 1. Typical Application Diagram

#### ORDERING INFORMATION

For the most current package and ordering information, see the Package Option Addendum at the end of this document, or see the TI web site at www.ti.com



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.





These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

# PACKAGE; YFF-WCSP



**Top View/Footprint** 



**Bump View** 

Die Size: 1.2mm ×1.2mm Bump Size: 0.25mm Bump Pitch: 0.4mm

## TS3A226AE Pin Mapping (Top View)

|   | 3      | 2    | 1    |
|---|--------|------|------|
| С | GND    | TIP  | EN   |
| В | SLEEVE | GNDA | MICp |
| Α | RING2  | GNDB | VDD  |

## **PIN FUNCTIONS**

|            | PIN    |        |                                                                                                                                                            |
|------------|--------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NUMB<br>ER | NAME   | TYPE   | DESCRIPTION                                                                                                                                                |
| A1         | VDD    | Supply | Power supply for the chip.                                                                                                                                 |
| A2         | GNDB   | Ground | FET2 ground reference.                                                                                                                                     |
| А3         | RING2  | I/O    | Connected to the RING2 segment of the jack. The pin will be routed automatically by TS3A226AE to either MICp or GNDB depending on the type of accessory.   |
| B1         | MICp   | I/O    | Microphone signal connection to codec. Microphone bias should be fed into this pin.                                                                        |
| B2         | GNDA   | Ground | FET1 ground reference.                                                                                                                                     |
| В3         | SLEEVE | I/O    | Connected to the SLEEVE segment of the jack. The pin will be routed automatically by TS3A226AE to either MICp or GNDA depending on the type of accessory.  |
| C1         | EN     | Input  | A rising edge triggers the detection sequence. This pin can be connected to the headset jack to allow automatic pull-up to supply after headset insertion. |
| C2         | TIP    | I/O    | Connected to the TIP segment of the headphone jack.                                                                                                        |
| C3         | GND    | Ground | Chip ground reference.                                                                                                                                     |

Product Folder Links: TS3A226AE



#### S1 MUX DETAIL



Figure 2. S1 Mux Detail

## **FUNCTIONAL TABLES: INTERNAL SWITCHES**

| EN | Accessory Type                  | Accessory Configuration                                                                        | SW1    | SW2    | FET1   | FET2   |
|----|---------------------------------|------------------------------------------------------------------------------------------------|--------|--------|--------|--------|
| 0  | N/A                             |                                                                                                | High Z | High Z | High Z | High Z |
| 1  | TRS 3-pole Headphone or Speaker | TIP = Audio Left<br>Ring = Audio Right<br>Sleeve = <b>Ground</b>                               | On     | On     | On     | On     |
| 1  | TRRS 4-pole Headphone           | TIP = Audio Left<br>Ring1 = Audio Right<br>Ring2 = <b>Ground</b><br>Sleeve = <b>Microphone</b> | On     | High Z | High Z | On     |
| 1  | TRRS 4-pole Headphone           | TIP = Audio Left Ring1 = Audio Right Ring2 = <b>Microphone</b> Sleeve = <b>Ground</b>          | High Z | On     | On     | High Z |
| 1  | N/A                             |                                                                                                | On     | On     | On     | On     |

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range (unless otherwise noted)(1)

|                      |                                                         | VALUE                        | UNIT |
|----------------------|---------------------------------------------------------|------------------------------|------|
| V                    | Voltage range on VDD <sup>(2)</sup>                     | -0.3 to 5                    | V    |
| V <sub>I</sub>       | Voltage range on EN, MICP, RING2, SLEEVE, TIP (2)       | –0.3 to V <sub>DD</sub> +0.5 | V    |
| T <sub>A</sub>       | Operating ambient temperature range <sup>(3)</sup>      | -40 to 85                    | °C   |
| T <sub>J (MAX)</sub> | Maximum operating junction temperature                  | 125                          | °C   |
| T <sub>stg</sub>     | Storage temperature range                               | -65 to 150                   | °C   |
|                      | Charge device model (JESD 22 C101)                      | 500                          | V    |
| ESD rating           | Human body model(JESD 22 A114)                          | 2                            | kV   |
|                      | Contact discharge on RING2, SLEEVE, TIP (IEC 61000-4-2) | 8                            | kV   |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute—maximum—rated conditions for extended periods may affect device reliability.

Product Folder Links: TS3A226AE

<sup>(2)</sup> All voltage values are with respect to network ground terminal.

<sup>(3)</sup> In applications where high power dissipation and/or poor package thermal resistance is present, the maximum ambient temperature may have to be derated. Maximum ambient temperature  $[T_{A(max)}]$ , is dependent on the maximum operating junction temperature  $[T_{J(max)}]$ , the maximum power dissipation of the device in the application  $[P_{D(max)}]$ , and the junction-to-ambient thermal resistance of the part/package in the application  $(\theta_{JA})$ , as given by the following equation:  $T_{A(max)} = T_{J(max)} - (\theta_{JA} \times P_{D(max)})$ 



## RECOMMENDED OPERATING CONDITIONS

over operating free-air temperature range (unless otherwise noted)

|                      |                                |                                                          | MIN  | MAX      | UNIT |
|----------------------|--------------------------------|----------------------------------------------------------|------|----------|------|
| $V_{DD}$             | Supply voltage range           |                                                          | 2.6  | 4.5      | V    |
| V <sub>IO</sub>      | Input/Output voltage range (E  | nput/Output voltage range (EN, MICP, RING2, SLEEVE, TIP) |      | $V_{DD}$ | V    |
| V <sub>IO(TIP)</sub> | Input/Output voltage range for | TIP                                                      | -2.0 | $V_{DD}$ | V    |
|                      |                                | VDD = 2.6 V                                              | 1.16 | $V_{DD}$ |      |
| V <sub>IH</sub>      | Input Logic High for EN        | VDD = 3.3 V                                              | 1.24 | $V_{DD}$ | V    |
|                      |                                | VDD = 4.5 V                                              | 1.48 | $V_{DD}$ |      |
|                      |                                | VDD = 2.6 V                                              | 0    | 0.19     |      |
| V <sub>IL</sub>      | Input Logic Low for EN         | VDD = 3.3 V                                              | 0    | 0.3      | V    |
|                      | •                              | VDD = 4.5 V                                              | 0    | 0.5      |      |
| T <sub>A</sub>       | Operating temperature range    |                                                          | -40  | 85       | °C   |

## **KEY ELECTRICAL CHARACTERISTICS**

Unless otherwise noted the specification applies over the  $V_{DD}$  range and operating junction temperature  $-40^{\circ}C \le T_{A} \le 70^{\circ}C$ . Typical values are for  $V_{DD} = 3.3V$  and  $T_{J} = 25^{\circ}C$ .

|                      | PARAMETER                                 | TEST CONDITIONS                                                                         | MIN | TYP    | MAX  | UNIT    |
|----------------------|-------------------------------------------|-----------------------------------------------------------------------------------------|-----|--------|------|---------|
| $V_{DD}$             | Input Voltage Range                       |                                                                                         | 2.6 | 3.3    | 4.5  | V       |
| I <sub>DD</sub>      | Quiescent Current                         | $V_{DD}$ = 4.5 V, $V_{MICp}$ = 1.8 V to $V_{DD}$ , EN=L or EN=H (after detection)       |     | 6.5    | 14   | μA      |
| SWITCH               | RESISTANCE                                |                                                                                         |     |        |      |         |
| R <sub>F1</sub>      | FET1 On Resistance                        | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\                                                  |     | 60     | 85   | 0       |
| R <sub>F2</sub>      | FET2 On Resistance                        | $V_{DD} = 2.6 \text{ V}, V_{GND} = 0 \text{ V}, I_{GND} = 10 \text{ mA}$                |     | 60     | 85   | mΩ      |
| R <sub>SW1</sub>     | SW1 On Resistance                         | $V_{DD} = 2.6 \text{ V}, V_{SLEEVE/RING2} = 0 \text{ V to } 2.6 \text{ V},$             |     | 8.5    | 10.5 |         |
| R <sub>SW2</sub>     | SW2 On Resistance                         | $I_{MIC} = \pm 10 \text{ mA}$                                                           |     | 8.5    | 10.5 | Ω       |
| SWITCH               | LEAKAGE CURRENT                           |                                                                                         |     |        |      |         |
| I <sub>OFF-0.1</sub> | FET1 and FET2 off leakage                 |                                                                                         |     |        | 1    | ·       |
| I <sub>OFF-10</sub>  | SW1, SW2 off leakage                      | $V_{IN} = 0 \text{ V to } 2.6 \text{ V}, V_{OUT} = 0 \text{ V}, V_{DD} = 4.5 \text{ V}$ |     |        | 1    | μΑ      |
| I <sub>ON-10</sub>   | SW1, SW2 on leakage                       |                                                                                         |     |        | 1    |         |
| SWITCH               | DYNAMIC CHARACTERISTICS                   |                                                                                         | •   |        | ,    |         |
| BW <sub>F1</sub>     | FET1 Bandwidth                            | V 00 mV 1 40 mA                                                                         |     | 200    |      | N 41 1- |
| BW <sub>F2</sub>     | FET2 Bandwidth                            | $V = 60 \text{ mV}_{PP}, I_{\text{bias}} = 10 \text{ mA}$                               | 160 | 200    |      | MHz     |
| PSR <sub>217</sub>   |                                           | V = 200 mV <sub>PP</sub> , f = 217 Hz                                                   |     | -110   |      | dB      |
| PSR <sub>1k</sub>    | Power Supply Rejection, $R_1 = 50 \Omega$ | V = 200 mV <sub>PP</sub> , f = 1 kHz                                                    |     | -100   |      | dB      |
| PSR <sub>20k</sub>   | N[ = 30 12                                | V = 200 mV <sub>PP</sub> , f = 20 kHz                                                   |     | -85    |      | dB      |
| ISO <sub>S1</sub>    | SLEEVE or RING2 to MICP Isolation         | $V = 200 \text{ mV}_{PP}, f = 20 \text{ kHz}, R_{L} = 50 \Omega$                        |     | -80    |      | dB      |
| SEP <sub>S1</sub>    | SLEEVE to RING2 Separation                | $V = 200 \text{ mV}_{PP}, f = 20 \text{ kHz}, R_L = 50 \Omega$ (see Figure 5)           |     | -80    |      | dB      |
| THD <sub>10</sub>    | Tatal Hamanaia Biotantia                  | $V = 10 \text{ mV}_{PP}, f = 20-20 \text{ kHz}, R_S = 600 \Omega$                       |     | 0.01%  |      |         |
| THD <sub>200</sub>   | Total Harmonic Distortion                 | $V = 200 \text{ mV}_{PP}$ , $f = 20-20 \text{ kHz}$ , $R_S = 600 \Omega$                |     | 0.002% |      |         |
| TIMING (             | CHARACTERISTICS                           |                                                                                         |     |        |      |         |
| t <sub>dect</sub>    | Total detection time                      | From EN=H to S1 switch(es) closing                                                      |     | 180    |      | ms      |

Submit Documentation Feedback



## TYPICAL CHARACTERISTICS











# **REVISION HISTORY**

| CI | hanges from Original (June 2013) to Revision A                             | Page |
|----|----------------------------------------------------------------------------|------|
| •  | Removed Machine Model ESD specification.                                   | 3    |
| •  | Added EN=L or EN=H (after detection) to I <sub>DD</sub> TEST CONDITIONS.   | 4    |
| •  | Added typical values to R <sub>SW1</sub> and R <sub>SW2</sub>              | 4    |
| •  | Added t <sub>dect</sub> PARAMETER to KEY ELECTRICAL CHARACTERISTICS table. | 4    |



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

| Orderable Device | Status (1) | Package Type | Package<br>Drawing |   | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking (4/5) | Samples |
|------------------|------------|--------------|--------------------|---|----------------|--------------|-------------------------------|--------------------|--------------|----------------------|---------|
| TS3A226AEYFFR    | ACTIVE     | DSBGA        | YFF                | 9 | 3000           | RoHS & Green | SNAGCU                        | Level-1-260C-UNLIM | -40 to 85    | YP2<br>26AE          | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 17-Jun-2015

# TAPE AND REEL INFORMATION





| _ |    |                                                           |
|---|----|-----------------------------------------------------------|
|   |    | Dimension designed to accommodate the component width     |
|   | B0 | Dimension designed to accommodate the component length    |
|   | K0 | Dimension designed to accommodate the component thickness |
|   | W  | Overall width of the carrier tape                         |
| ı | P1 | Pitch between successive cavity centers                   |

## QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



## \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |   |      | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TS3A226AEYFFR | DSBGA           | YFF                | 9 | 3000 | 180.0                    | 8.4                      | 1.46       | 1.36       | 0.7        | 4.0        | 8.0       | Q1               |

www.ti.com 17-Jun-2015



#### \*All dimensions are nominal

| Device        | Package Type | ackage Type Package Drawing |   | SPQ  | Length (mm) | Width (mm) | Height (mm) |  |
|---------------|--------------|-----------------------------|---|------|-------------|------------|-------------|--|
| TS3A226AEYFFR | DSBGA        | YFF                         | 9 | 3000 | 182.0       | 182.0      | 20.0        |  |



DIE SIZE BALL GRID ARRAY



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.

  2. This drawing is subject to change without notice.



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

3. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For more information, see Texas Instruments literature number SNVA009 (www.ti.com/lit/snva009).



DIE SIZE BALL GRID ARRAY



NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated