## Powered-off Protection, High Speed, 1.65 V to 5.5 V, SPDT Analog Switch (2:1 Multiplexer / Demultiplexer Bus Switch)

## DESCRIPTION

The DG3157E is a high speed single-pole double-throw analog switch designed for +1.65 V to +5.5 V single power rail operation.
Fabricated with high density CMOS technology, the DG3157E achieves low on-resistance, fast switching speed, and high bandwidth while maintains low power consumption.
The DG3157E can handle both analog and digital signals and permits signals with amplitudes of up to $V+$ to be transmitted in either direction.
When the select pin is low, $\mathrm{B}_{0}$ is connected to the output $A$ pin. When the select pin is high, $B_{1}$ is connected to the output A pin. The path that is open will have a high impedance state with respect to the output. Break before make switching performance is guaranteed.
A powered-off protection circuit is built into the switch to prevent an abnormal current flow from COM pin to $\mathrm{V}+$ during the power-down condition. Each output pin can withstand greater than 7 kV (human body model).
Operation temperature is specified from $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$. The DG3157E is available in the compact SC-70-6L package.

## FEATURES

- Direct cross to industry standard SN74LVC1G3157, NC7SB3157, NLASB3157, PI5A3157, and STG3157
- Low switch on-resistance (6 $\Omega$ )
- +1.65 V to +5.5 V single supply operation
- Powered-off protection
- Control logic inputs can go over V+ up to 5.5 V
- Low parasitic capacitance, 7 pF at switch off
- Break before make switching
- Latch-up performance exceeds 200 mA per JESD 78
- High ESD rating
- 7000 V human body model (JS-001)
- 1000 V charge device model (JS-002)
- Material categorization: for definitions of compliance please see www.vishay.com/doc?99912


## APPLICATIONS

- Battery powered devices
- Consumer and computing
- Instrumentation
- Medical equipment
- Control and automation


## FUNCTIONAL BLOCK DIAGRAM AND PIN CONFIGURATION



| TRUTH TABLE |  |
| :---: | :---: |
| LOGIC INPUT (S) | FUNCTION |
| 0 | $\mathrm{~B}_{0}$ connected to A |
| 1 | $\mathrm{~B}_{1}$ connected to A |


| ORDERING INFORMATION |  |  |
| :---: | :---: | :---: |
| TEMP. RANGE | PACKAGE | PART NUMBER |
| $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | SC-70-6 | DG3157EDL-T1-GE3 <br> (halogen-free) |

DG3157E

| PARAMETER |  | LIMIT | UNIT |
| :---: | :---: | :---: | :---: |
| V+, A, $\mathrm{B}_{0}, \mathrm{~B}_{1}, \mathrm{~S}$ reference to GND |  | -0.3 to 6 | V |
| Continuous current (any terminal) |  | $\pm 50$ | mA |
| Peak current (pulsed at $1 \mathrm{~ms}, 10 \%$ duty cycle) |  | $\pm 200$ |  |
| Storage temperature | D suffix | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Power dissipation (packages) ${ }^{\text {a }}$ | $6-\mathrm{pin} \mathrm{SC-70}{ }^{\text {b }}$ | 250 | mW |
| ESD / HBM | JS-001 | 7000 | V |
| ESD / CDM | JS-002 | 1000 | V |
| Latch up | Per JESD78 with $1.5 \times \mathrm{V}_{\text {abs }}$ max. clamp | 200 | mA |

## Notes

a. All leads welded or soldered to PC board
b. Derate $3.1 \mathrm{~mW} /{ }^{\circ} \mathrm{C}$ above $70{ }^{\circ} \mathrm{C}$

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

| SPECIFICATIONS |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | SYMBOL | TEST CONDITIONS <br> UNLESS OTHERWISE SPECIFIED $\begin{gathered} \mathrm{V}_{\mathrm{S}}=0.25 \mathrm{~V}+\text { or } 0.75 \mathrm{~V}+, \mathrm{V}+=1.65 \mathrm{~V} \text { to } 1.95 \mathrm{Ve} \\ \mathrm{~V}_{\mathrm{S}}=0.2 \mathrm{~V}+\text { or } 0.65 \mathrm{~V}+, \mathrm{V}+=2.3 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \text { e } \end{gathered}$ |  | TEMP. ${ }^{\text {a }}$ | $\begin{gathered} \text { LIMITS } \\ -40^{\circ} \mathrm{C} \text { to }+85^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNIT |
|  |  |  |  | MIN. ${ }^{\text {b }}$ | TYP. ${ }^{\text {c }}$ | MAX. ${ }^{\text {b }}$ |  |
| DC Characteristics |  |  |  |  |  |  |  |  |
| High level input voltage | $\mathrm{V}_{\text {SH }}$ | $\mathrm{V}+=1.65 \mathrm{~V}$ to 1.95 V |  |  | Full | $0.75 \mathrm{~V}+$ | - | - | V |
|  |  | $\mathrm{V}+=2.3 \mathrm{~V}$ to 5.5 V |  | Full | $0.65 \mathrm{~V}+$ | - | - |  |  |
| Low level input voltage | $\mathrm{V}_{\text {SL }}$ | $\mathrm{V}+=1.65 \mathrm{~V}$ to 1.95 V |  | Full | - | - | $0.25 \mathrm{~V}+$ |  |  |
|  |  | $\mathrm{V}+=2.3 \mathrm{~V}$ to 5.5 V |  | Full | - | - | $0.2 \mathrm{~V}+$ |  |  |
| On resistance | Ron | $\mathrm{V}+=4.5 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{BN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=30 \mathrm{~mA}$ | Full | - | 8 | 11 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{BN}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}$ | Full | - | 6 | 9 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{BN}}=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}$ | Full | - | 7 | 9 |  |  |
|  |  | $\mathrm{V}+=3 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{BN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=24 \mathrm{~mA}$ | Full | - | 10 | 14 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{BN}}=3 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}$ | Full | - | 9 | 12 |  |  |
|  |  | $\mathrm{V}+=2.3 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{BN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=8 \mathrm{~mA}$ | Full | - | 13 | 18 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{BN}}=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}$ | Full | - | 12 | 16 |  |  |
|  |  | $\mathrm{V}+=1.65 \mathrm{~V}$ | $\mathrm{V}_{\mathrm{BN}}=0 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=4 \mathrm{~mA}$ | Full | - | 20 | 26 |  |  |
|  |  |  | $\mathrm{V}_{\mathrm{BN}}=1.65 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}$ | Full | - | 18 | 23 |  |  |
| On resistance flatness | $\mathrm{R}_{\text {FLAT }}$ | $0<\mathrm{V}_{\mathrm{BN}}<\mathrm{V}_{+}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}$ | Room | - | 2 | - | $\Omega$ |  |
|  |  |  | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}$ | Room | - | 4 | - |  |  |
|  |  |  | $\mathrm{V}+=2.3 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}$ | Room | - | 10 | - |  |  |
|  |  |  | $\mathrm{V}+=1.65 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}$ | Room | - | 58 | - |  |  |
| On resistance matching between channels | $\Delta \mathrm{R}_{\mathrm{ON}}$ | $\mathrm{V}+=4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{BN}}=3.15 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-30 \mathrm{~mA}$ |  | Room | - | 0.09 | - |  |  |
|  |  | $\mathrm{V}+=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{BN}}=2.1 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-24 \mathrm{~mA}$ |  | Room | - | 0.13 | - |  |  |
|  |  | $\mathrm{V}+=2.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{BN}}=1.6 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-8 \mathrm{~mA}$ |  | Room | - | 0.15 | - |  |  |
|  |  | $\mathrm{V}+=1.65 \mathrm{~V}, \mathrm{~V}_{\mathrm{BN}}=1.15 \mathrm{~V}, \mathrm{I}_{\mathrm{A}}=-4 \mathrm{~mA}$ |  | Room | - | 0.16 | - |  |  |
| Input leakage current | Is | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=5.5 \mathrm{~V}$ |  | Room | -0.1 | - | 0.1 | $\mu \mathrm{A}$ |  |
|  |  |  |  | Full | -1 | - | 1 |  |  |
| Off stage switch leakage | $\mathrm{I}_{\mathrm{BN} \text { (off) }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=1 \mathrm{~V} / 4.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{B}}=4.5 \mathrm{~V} / 1 \mathrm{~V}$ |  | Room | -0.1 | - | 0.1 |  |  |
|  |  |  |  | Full | -1 | - | 1 |  |  |
| On state switch leakage | $\mathrm{I}_{\text {BN(on) }}$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=\mathrm{V}_{\mathrm{B}}=1 \mathrm{~V}$ or 4.5 V |  | Room | -0.1 | - | 0.1 |  |  |
|  |  |  |  | Full | -1 | - | 1 |  |  |
| Power down leakage | IPD | $\mathrm{V}+=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{A}}=5 \mathrm{~V}, \mathrm{~B}_{0}, \mathrm{~B}_{1}$ open, $\mathrm{V}_{\mathrm{S}}=\mathrm{GND}$ |  | Full | - | - | 5 |  |  |
|  |  | $\mathrm{V}+=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{BO}}$, | $=5 \mathrm{~V}, \mathrm{~A}$ open, $\mathrm{V}_{\mathrm{S}}=\mathrm{GND}$ | Full | - | - | 5 |  |  |
| Power Supply |  |  |  |  |  |  |  |  |  |
| Power supply range | V+ |  |  | Full | 1.65 | - | 5.5 | V |  |
| Quiescent supply current | $1+$ | $\mathrm{V}+=5.5 \mathrm{~V}, \mathrm{~V}_{\mathrm{S}}=\mathrm{V}+$ or GND |  | Room | - | - | 1 | $\mu \mathrm{A}$ |  |
|  |  |  |  | Full | - | - | 5 |  |  |

DG3157E


## Notes

a. Room $=25^{\circ} \mathrm{C}$, full $=$ as determined by the operating suffix
b. The algebraic convention whereby the most negative value is a minimum and the most positive a maximum, is used in this datasheet
c. Typical values are for design aid only, not guaranteed nor subject to production testing
d. Guarantee by design, nor subjected to production test
e. $V_{S}=$ input voltage to perform proper function
f. Guaranteed by design and not production tested. The bus switch propagation delay is a function of the RC time constant contributed by the on-resistance and the specified load capacitance with an ideal voltage source (zero output impedance) driving the switch

## LOGIC DIAGRAM POSITIVE LOGIC



Fig. 1

TYPICAL CHARACTERISTICS $\left(25^{\circ} \mathrm{C}\right.$, unless otherwise noted)


$R_{\text {ON }}$ vs. $\mathbf{V}_{\text {A }}$ vs. $\mathbf{V}_{+}$


Power Down Leakage Current vs. $\mathrm{V}_{\mathrm{A}}$

## AC LOADING AND WAVEFORMS



Load circuit

Fig. 2 - AC Test Circuit


Fig. 3-AC Waveforms


Enable and disable time-low- and high-level enabling
Fig. 4-AC Waveforms

## Notes

- $\mathrm{C}_{\mathrm{L}}$ includes probe and jig capacitance
- Waveform 1 is for an output with internal conditions such that the output is low except when disabled by the output control
- Waveform 2 is for an output with internal conditions such that the output is high except when disabled by the output control.
- All input pulses are supplied by generators having the following characteristics: $\mathrm{PRR} \leq 10 \mathrm{MHz}, \mathrm{Z}_{\mathrm{O}}=50 \Omega$
- The outputs are measured one at a time with one transition per measurement
- $t_{\text {pLZ }}$ and $t_{\text {PHZ }}$ are the same as $t_{\text {dis }}$
- $t_{\text {pzL }}$ and $t_{\text {PZH }}$ are the same as $t_{\text {dis }}$
- $\mathrm{t}_{\text {PLH }}$ and $\mathrm{t}_{\text {PHL }}$ are the same as $\mathrm{t}_{\text {dis }}$
- $\mathrm{V}_{\mathrm{LD}}=2 \mathrm{~V}+$


## TEST CIRCUITS



Fig. 5 - Break-Before-Make Interval


Fig. 6 - Charge Injection


Fig. 7 - Off-Isolation


Fig. 8 - Channel Off/On Capacitance

Vishay Siliconix maintains worldwide manufacturing capability. Products may be manufactured at one of several qualified locations. Reliability data for Silicon Technology and Package Reliability represent a composite of all qualified locations. For related documents such as package / tape drawings, part marking, and reliability data, see www.vishay.com/ppg?76387.

## Disclaimer

ALL PRODUCT, PRODUCT SPECIFICATIONS AND DATA ARE SUBJECT TO CHANGE WITHOUT NOTICE TO IMPROVE RELIABILITY, FUNCTION OR DESIGN OR OTHERWISE.

Vishay Intertechnology, Inc., its affiliates, agents, and employees, and all persons acting on its or their behalf (collectively, "Vishay"), disclaim any and all liability for any errors, inaccuracies or incompleteness contained in any datasheet or in any other disclosure relating to any product.

Vishay makes no warranty, representation or guarantee regarding the suitability of the products for any particular purpose or the continuing production of any product. To the maximum extent permitted by applicable law, Vishay disclaims (i) any and all liability arising out of the application or use of any product, (ii) any and all liability, including without limitation special, consequential or incidental damages, and (iii) any and all implied warranties, including warranties of fitness for particular purpose, non-infringement and merchantability.

Statements regarding the suitability of products for certain types of applications are based on Vishay's knowledge of typical requirements that are often placed on Vishay products in generic applications. Such statements are not binding statements about the suitability of products for a particular application. It is the customer's responsibility to validate that a particular product with the properties described in the product specification is suitable for use in a particular application. Parameters provided in datasheets and / or specifications may vary in different applications and performance may vary over time. All operating parameters, including typical parameters, must be validated for each customer application by the customer's technical experts. Product specifications do not expand or otherwise modify Vishay's terms and conditions of purchase, including but not limited to the warranty expressed therein.

Hyperlinks included in this datasheet may direct users to third-party websites. These links are provided as a convenience and for informational purposes only. Inclusion of these hyperlinks does not constitute an endorsement or an approval by Vishay of any of the products, services or opinions of the corporation, organization or individual associated with the third-party website. Vishay disclaims any and all liability and bears no responsibility for the accuracy, legality or content of the third-party website or for that of subsequent links.

Except as expressly indicated in writing, Vishay products are not designed for use in medical, life-saving, or life-sustaining applications or for any other application in which the failure of the Vishay product could result in personal injury or death. Customers using or selling Vishay products not expressly indicated for use in such applications do so at their own risk. Please contact authorized Vishay personnel to obtain written terms and conditions regarding products designed for such applications.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted by this document or by any conduct of Vishay. Product names and markings noted herein may be trademarks of their respective owners.

