

## Not Recommended for New Designs PROGRAMMABLE LOW-VOLTAGE 1:10 LVDS CLOCK DRIVER

### FEATURES

- Low-Output Skew <30 ps (Typical) for Clock-Distribution Applications
- Distributes One Differential Clock Input to 10 LVDS Differential Clock Outputs
- V<sub>CC</sub> range 2.5 V ±5%
- Typical Signaling Rate Capability of Up to 1.1 GHz
- Configurable Register (SI/CK) Individually Enables Disables Outputs, Selectable CLK0, CLK0 or CLK1, CLK1 Inputs
- Full Rail-to-Rail Common-Mode Input Range
- Receiver Input Threshold ±100 mV
- Available in 32-Pin LQFP Package
- Fail-Safe I/O-Pins for V<sub>DD</sub> = 0 V (Power Down)



LQFP PACKAGE

## DESCRIPTION

The CDCLVD110 clock driver distributes one pair of differential LVDS clock inputs (either CLK0 or CLK1) to 10 pairs of differential clock outputs (Q0, Q9) with minimum skew for clock distribution. The CDCLVD110 is specifically designed for driving  $50-\Omega$  transmission lines.

When the control enable is high (EN = 1), the 10 differential outputs are programmable in that each output can be individually enabled/disabled (3-stated) according to the first 10 bits loaded into the shift register. Once the shift register is loaded, the last bit selects either CLK0 or CLK1 as the clock input. However, when EN = 0, the outputs are not programmable and all outputs are enabled.

The CDCLVD110 is characterized for operation from -40°C to 85°C.

Not Recommended for New Designs. Use CDCLVD110A as a Replacement.



Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet.

CDCLVD110

SCAS684C-SEPTEMBER 2002-REVISED JANUARY 2008



### FUNCTIONAL BLOCK DIAGRAM



#### **TERMINAL FUNCTIONS**

|                 | TERMINAL                                  |     | DECODIDITION                                                                             |
|-----------------|-------------------------------------------|-----|------------------------------------------------------------------------------------------|
| NAME            | NO.                                       | I/O | DESCRIPTION                                                                              |
| СК              | 1                                         | I   | Control register input clock, features a 120-kΩ pullup resistor                          |
| SI              | 2                                         | I   | Control register serial input/CLK Select, features a 120-k $\Omega$ pulldown resistor    |
| CLK0            | 3                                         | I   | True differential input, LVDS                                                            |
| CLK0            | 4                                         | I   | Complementary differential input, LVDS                                                   |
| V <sub>BB</sub> | 5                                         | 0   | Reference voltage output                                                                 |
| CLK1            | 6                                         | I   | True differential input, LVDS                                                            |
| CLK1            | 7                                         | I   | Complementary differential input, LVDS                                                   |
| EN              | 8                                         | I   | Control enable (for programmability), features a 120-k $\Omega$ pulldown resistor, input |
| V <sub>SS</sub> | 9, 25                                     |     | Device ground                                                                            |
| V <sub>DD</sub> | 16, 32                                    |     | Supply voltage                                                                           |
| Q [9:0]         | 11, 13, 15, 18, 20, 22,<br>24, 27, 29, 31 | 0   | Clock outputs, these outputs provide low-skew copies of CLKIN                            |
| <u>Q[9:0]</u>   | 10, 12, 14, 17, 19,<br>21,23, 26, 28, 30  | 0   | Complementary clock outputs, these outputs provide low-skew copies of CLKIN              |

#### ABSOLUTE MAXIMUM RATINGS<sup>(1)</sup>

|                                  |                                                            | VALUE                           | UNIT |
|----------------------------------|------------------------------------------------------------|---------------------------------|------|
| V <sub>DD</sub>                  | Supply voltage                                             | -0.3 to 2.8                     | V    |
| VI                               | Input voltage                                              | -0.2 to (V <sub>DD</sub> + 0.2) | V    |
| Vo                               | VI Output voltage                                          | -0.2 to (V <sub>DD</sub> + 0.2) | V    |
| Qn, <u>Qn</u> , I <sub>OSD</sub> | Driver short circuit current                               | Continuous                      |      |
|                                  | Electrostatic discharge (HBM 1.5 k $\Omega$ , 100 pF), ESD | >2000                           | V    |

(1) Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

### **RECOMMENDED OPERATING CONDITIONS**

|                |                                    | MIN                 | NOM | MAX                                   | UNIT |
|----------------|------------------------------------|---------------------|-----|---------------------------------------|------|
| $V_{DD}$       | Supply voltage                     | 2.375               | 2.5 | 2.625                                 | V    |
| VIC            | Receiver common-mode input voltage | 0.5 V <sub>ID</sub> |     | $V_{\text{DD}} - 0.5  V_{\text{ID}} $ | V    |
| T <sub>A</sub> | Operating free-air temperature     | -40                 |     | 85                                    | °C   |

#### ELECTRICAL CHARACTERISTICS

over recommended operating free-air temperature range (unless otherwise noted)

|                 | PARAMETER                        | TEST CONDITIONS                                             | MIN  | TYP  | MAX  | UNIT |
|-----------------|----------------------------------|-------------------------------------------------------------|------|------|------|------|
| DRIVER          |                                  |                                                             |      |      |      |      |
| V <sub>OD</sub> | Differential output voltage      | $R_L = 100\Omega$                                           | 250  | 450  | 600  | mV   |
| $\Delta V_{OD}$ | V <sub>OD</sub> magnitude change |                                                             |      |      | 50   | mV   |
| V <sub>OS</sub> | Offset voltage                   | -40°C to 85°C                                               | 0.95 | 1.2  | 1.45 | V    |
| $\Delta V_{OS}$ | V <sub>OS</sub> magnitude change |                                                             |      |      | 350  | mV   |
|                 |                                  | V <sub>O</sub> = 0 V                                        |      |      | -20  | ~ ^  |
| IOS             | Output short circuit current     | V <sub>OD</sub>   = 0 V                                     |      |      | 20   | mA   |
| $V_{BB}$        | Reference output voltage         | $V_{DD} = 2.5 \text{ V}, \text{ I}_{BB} = -100 \mu\text{A}$ | 1.15 | 1.25 | 1.35 | V    |
| Co              | Output capacitance               | $V_{O} = V_{DD}$ or GND                                     |      | 3    |      | pF   |

CDCLVD110

SCAS684C-SEPTEMBER 2002-REVISED JANUARY 2008



### ELECTRICAL CHARACTERISTICS (continued)

over recommended operating free-air temperature range (unless otherwise noted)

| PARAMETER        |                            |                     | TEST CONDITIONS                                                 | MIN  | TYP | MAX | UNIT |
|------------------|----------------------------|---------------------|-----------------------------------------------------------------|------|-----|-----|------|
| RECEI            | VER                        |                     | ·                                                               |      |     |     |      |
| $V_{\text{IDH}}$ | Input threshold I          | nigh                |                                                                 |      |     | 100 | mV   |
| $V_{\text{IDL}}$ | Input threshold low        |                     |                                                                 | -100 |     |     | mV   |
| $ V_{ID} $       | Input differential voltage |                     |                                                                 | 200  |     |     | mV   |
| I <sub>IH</sub>  | Innut ourrent. Cl          | _K0/CLK0, CLK1/CLK1 | $V_{I} = V_{DD}$                                                | 5    |     | 5   | ^    |
| IIL              | Input current, Ci          | LNU/CLNU, CLNI/CLNI | V <sub>1</sub> = 0 V                                            | ə    |     | S   | μA   |
| CI               | Input capacitand           | се —                | $V_{I} = V_{DD}$ or GND                                         |      | 3   |     | pF   |
| SUPPL            | Y CURRENT                  |                     | ·                                                               |      |     |     |      |
|                  |                            | Full loaded         | All outputs enabled and loaded, $R_L = 100 \Omega$ , $f = 0 Hz$ |      |     | 130 |      |
| I <sub>DD</sub>  | Supply current             | No load             | Outputs enabled, no output load, f = 0 Hz                       | 3    |     | 35  | mA   |
| I <sub>DDZ</sub> |                            | 3-State             | All outputs 3-state by control logic, f = 0 Hz                  |      |     | 35  |      |

#### JITTER CHARACTERISTICS

characterized with CDCLVD110 performance EVM,  $V_{DD}$  = 3.3 V, OUTPUTS NOT UNDER TEST are terminated to 50 $\Omega$ 

| PARAMETER               |                                     | TEST CONDITIONS                        |  | TYP | MAX | UNIT   |
|-------------------------|-------------------------------------|----------------------------------------|--|-----|-----|--------|
| +                       | Additive phase jitter from input to | 12 kHz to 5 MHz, $f_{out}$ = 30.72 MHz |  | 650 |     | fo rmo |
| t <sub>jitterLVDS</sub> |                                     | 12 kHz to 20 MHz, $f_{out} = 125$ MHz  |  | 299 |     | fs rms |

### LVDS — SWITCHING CHARACTERISTICS

over recommended operating free-air temperature range,  $V_{\text{DD}}$  = 2.5 V  $\pm 5\%$ 

|                     | PARAMETER                                                         | FROM<br>(INPUT)                        | TO<br>(OUTPUT) | MIN | ТҮР  | МАХ | UNIT |
|---------------------|-------------------------------------------------------------------|----------------------------------------|----------------|-----|------|-----|------|
| t <sub>PLH</sub>    | Propagation delay low-to-high                                     | CLK0, <u>CLK0</u><br>CLK1, <u>CLK1</u> | Qn, Qn         |     | 2    | 3   | ns   |
| t <sub>PHL</sub>    | Propagation delay high-to-low                                     | CLK0, <u>CLK0</u><br>CLK1, <u>CLK1</u> | Qn, Qn         |     | 2    | 3   | ns   |
| t <sub>duty</sub>   | Duty cycle                                                        | CLK0, <u>CLK0</u><br>CLK1, <u>CLK1</u> | Qn, Qn         | 45% |      | 55% |      |
| t <sub>sk(o)</sub>  | Output skew                                                       |                                        | Any Qn, Qn     |     | 30   |     | ps   |
| t <sub>sk(p)</sub>  | Pulse skew                                                        |                                        | Any Qn, Qn     |     |      | 50  | ps   |
| t <sub>sk(pp)</sub> | Part-to-part skew                                                 |                                        | Any Qn, Qn     |     |      | 600 | ps   |
| t <sub>r</sub>      | Output rise time, 20% to 80%, $R_L$ = 100 $\Omega$ , $C_L$ = 5 pF |                                        | Any Qn, Qn     |     |      | 350 | ps   |
| t <sub>f</sub>      | Output fall time, 20% to 80%, $R_L = 100 \Omega$ , $C_L = 5 pF$   |                                        | Any Qn, Qn     |     |      | 350 | ps   |
| f <sub>clk</sub>    | Max input frequency                                               | CLK0, <u>CLK0</u><br>CLK1, <u>CLK1</u> | Any Qn, Qn     | 900 | 1100 |     | MHz  |

### **CONTROL REGISTER CHARACTERISTICS**

over recommended operating free-air temperature range,  $V_{DD}$  = 2.5 V ±5% (unless otherwise noted)

|                      | PARAMETER                           | TEST CONDITIONS         | 1 | MIN |     | MAX | UNIT |  |
|----------------------|-------------------------------------|-------------------------|---|-----|-----|-----|------|--|
| f <sub>MAX</sub>     | Maximum frequency of shift register |                         |   | 100 | 150 |     | MHz  |  |
| t <sub>su</sub>      | Setup time, clock to SI             |                         |   |     |     | 2   | ns   |  |
| t <sub>h</sub>       | Hold time, clock to SI              |                         |   |     |     | 1.5 | ns   |  |
| t <sub>removal</sub> | Removal time, enable to clock       |                         |   |     |     | 1.5 | ns   |  |
| t <sub>w</sub>       | Clock pulse width, minimum          |                         |   | 3   |     |     | ns   |  |
| V <sub>IH</sub>      | Logic input high                    | V <sub>DD</sub> = 2.5 V |   | 2   |     |     | V    |  |
| V <sub>IL</sub>      | Logic input low                     | V <sub>DD</sub> = 2.5 V |   |     |     | 0.8 | V    |  |



#### **CONTROL REGISTER CHARACTERISTICS (continued)**

over recommended operating free-air temperature range, V<sub>DD</sub> = 2.5 V ±5% (unless otherwise noted)

| PARAMETER |                               | TEST CONDITIONS  | MIN | ΤΥΡ ΜΑΧ | UNIT |
|-----------|-------------------------------|------------------|-----|---------|------|
|           | Input current, CK pin         | N N              | -5  | 5       |      |
| ΙΗ        | Input current, SI and EN pins | $V_{I} = V_{DD}$ | 10  | -30     | μA   |
|           | Input current, CK pin         | Vi = GND         | -10 | 30      |      |
| IL        | Input current, SI and EN pins |                  | -5  | Ę       | μA   |

#### SPECIFICATION OF CONTROL REGISTER

The CDCLVD110 is provided with an 11-bit, serial-in shift register and an 11-bit control register. The control Register enables/disables each output clock and selects either CLK0 or CLK1 as the input clock. The CDCLVD110 has two modes of operation:

#### Programmable Mode (EN=1)

The shift register utilizes a serial input (SI) and a clock input (CK). Once the shift register is loaded with  $\underline{11}$  clock pulses, the twelfth clock pulse loads the control register. The first bit (bit 0) on SI enables the Q9,  $\overline{Q9}$  output pair, and the tenth bit (bit 9) enables the Q0,  $\overline{Q0}$  pair. The eleventh bit (bit 10) on SI selects either CLK0 or CLK1 as the input clock; a bit value of 0 selects CLK0, whereas a bit value of 1 selects CLK1. To restart the control register configuration, a reset of the state machine must be done with a clock pulse on CK (shift register clock input) and EN set to low. The control register can be configured only once after each reset.

#### Standard Mode (EN=0)

In this mode, the CDCLVD110 is not programmable and all the clock outputs are enabled. The clock input (CLK0 or CLK1) is selected with the SI pin, as is shown in the table entitled control register.

| STATE-MACHINE INPUTS |    |    |                                                                              |  |  |  |
|----------------------|----|----|------------------------------------------------------------------------------|--|--|--|
| EN                   | SI | СК | OUTPUT                                                                       |  |  |  |
| L                    | L  | Х  | All outputs enabled, CLK0 selected, control register disabled, default state |  |  |  |
| L                    | Н  | Х  | All outputs enabled, CLK1 selected, control register disabled                |  |  |  |
| Н                    | L  | ↑  | First stage stores L, other stage stores data of previous stage              |  |  |  |
| Н                    | Н  |    | First stage stores H, other stage stores data of previous stage              |  |  |  |
| L                    | Х  |    | Reset of state machine, shift and control registers                          |  |  |  |

| CON | FROL | REG | ISTER |
|-----|------|-----|-------|

| BIT 10 | BITS [0-9] | Q <sub>N</sub> [0-9] |
|--------|------------|----------------------|
| L      | Н          | CLK0                 |
| Н      | Н          | CLK1                 |
| Х      | L          | Outputs disabled     |

| SERIAL INF | PUT (SI) SEC | QUENCE    |       |       |       |          |            |       |        |        |
|------------|--------------|-----------|-------|-------|-------|----------|------------|-------|--------|--------|
| BIT 10     | BIT 9        | BIT 8     | BIT 7 | BIT 6 | BIT 5 | BIT 4    | BIT 3      | BIT 2 | BIT 1  | BIT 0  |
| CLK_SEL    | Q0           | Q1        | Q2    | Q3    | Q4    | Q4 Q5 Q6 |            | Q7    | Q8     | Q9     |
| TRUTH TAE  | BLE FOR CO   | ONTROL LO | GIC   |       |       |          |            |       |        |        |
| СК         | EN           |           | SI    | CLK0  | CLK0  | CLK      | 1 <u>C</u> | LK1   | Q(0-9) | Q(0-9) |
| L          | L            |           | L     | L     | Н     | Х        |            | Х     | L      | Н      |
| L          | L            |           | L     | Н     | L     | Х        |            | Х     | Н      | L      |
| L          | L            |           | L     | Open  | Open  | Х        |            | Х     | L      | Н      |
| L          | L            |           | Н     | Х     | Х     | L        |            | Н     | L      | Н      |
| L          | L            |           | Н     | Х     | Х     | Н        |            | L     | Н      | L      |
| L          | L            |           | Н     | Х     | Х     | Oper     | n C        | Dpen  | L      | Н      |
| All outp   | outs enabled |           | i     |       | •     | X = Don' | t care     |       |        |        |



### APPLICATION INFORMATION

#### **Fall-Safe Information**

For  $V_{DD} = 0$  V (power-down mode) the CDCLVD110 has fail-safe input and output pins. In power-on mode, fail-safe biasing at input pins can be accomplished with a 10-k $\Omega$  pullup resistor from CLK0/CLK1 to VDD and a 10-k $\Omega$  pulldown resistor from CLK0/CLK1 to GND.

#### **LVDS Receiver Input Termination**

The LVDS receiver inputs need to have  $100-\Omega$  termination resistors placed as close as possible across the input pins.

#### **Control Inputs Termination**

No external termination is required. The CK control input has an internal 120-k. pullup resistor while SI- and EN-control inputs each have an internal 120-k $\Omega$  pulldown resistor. If the control pins are left open per the default, all outputs are enabled, CLK0, CLK0 is selected, and the control register is disabled.



### PARAMETER MEASUREMENT INFORMATION

- A. Output skew,  $t_{sk(o)}$ , is calculated as the greater of:
  - The difference between the fastest and the slowest  $t_{PLHn}$  (n = 1, 2,...10)
  - The difference between the fastest and the slowest  $t_{PHLn}$  (n = 1, 2,...10)
- B. Part-to-part skew,  $t_{sk(pp)}$ , is calculated as the greater of:
  - The difference between the fastest and the slowest  $t_{PLHn}$  (n = 1, 2,...10) across multiple devices
  - The difference between the fastest and the slowest  $t_{PHLn}$  (n = 1, 2,...10) across multiple devices
- C. Pulse skew,  $t_{sk(p)}$ , is calculated as the magnitude of the absolute time difference between the high-to-low ( $t_{PHL}$ ) and the low-to-high ( $t_{PLH}$ ) propagation delays when a single switching input causes one or more outputs to switch,  $t_{sk(p)} = |t_{PHL} t_{PLH}|$ . Pulse skew is sometimes referred to as pulse width distortion or duty cycle skew.

#### Figure 1. Waveforms for Calculation of t<sub>sk(o)</sub> and t<sub>sk(pp)</sub>



### PARAMETER MEASUREMENT INFORMATION (continued)







10-Dec-2020

### PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material<br>(6) | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|--------------------|------|----------------|-----------------|--------------------------------------|----------------------|--------------|-------------------------|---------|
| CDCLVD110VF      | NRND          | LQFP         | VF                 | 32   | 250            | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | CDCLVD110               |         |
| CDCLVD110VFR     | NRND          | LQFP         | VF                 | 32   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | CDCLVD110               |         |
| CDCLVD110VFRG4   | NRND          | LQFP         | VF                 | 32   | 1000           | RoHS & Green    | NIPDAU                               | Level-1-260C-UNLIM   | -40 to 85    | CDCLVD110               |         |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <= 1000ppm threshold. Antimony trioxide based flame retardants must also meet the <= 1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

<sup>(6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.



www.ti.com

## PACKAGE OPTION ADDENDUM

10-Dec-2020

## PACKAGE MATERIALS INFORMATION

Texas Instruments

www.ti.com

#### TAPE AND REEL INFORMATION





#### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |
|-----------------------------|
|-----------------------------|

| Device       | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| CDCLVD110VFR | LQFP            | VF                 | 32 | 1000 | 330.0                    | 16.4                     | 9.6        | 9.6        | 1.9        | 12.0       | 16.0      | Q2               |



www.ti.com

## PACKAGE MATERIALS INFORMATION

2-Apr-2022



\*All dimensions are nominal

| Device       | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------|--------------|-----------------|------|------|-------------|------------|-------------|
| CDCLVD110VFR | LQFP         | VF              | 32   | 1000 | 341.0       | 159.0      | 123.5       |

### Texas Instruments

www.ti.com

#### TRAY



2-Apr-2022



Chamfer on Tray corner indicates Pin 1 orientation of packed units.

\*All dimensions are nominal

| Device      | Package<br>Name | Package<br>Type | Pins | SPQ | Unit array<br>matrix | Max<br>temperature<br>(°C) | L (mm) | W<br>(mm) | K0<br>(µm) | P1<br>(mm) | CL<br>(mm) | CW<br>(mm) |
|-------------|-----------------|-----------------|------|-----|----------------------|----------------------------|--------|-----------|------------|------------|------------|------------|
| CDCLVD110VF | VF              | LQFP            | 32   | 250 | 10 x 25              | 150                        | 315    | 135.9     | 7620       | 12.2       | 11.1       | 11.25      |

# **VF0032A**



## **PACKAGE OUTLINE**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.2. This drawing is subject to change without notice.3. This dimension does not include mold flash, protrusions, or gate burrs.

- 4. Reference JEDEC registration MS-026.



# VF0032A

# **EXAMPLE BOARD LAYOUT**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

5. Publication IPC-7351 may have alternate designs.

6. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



# VF0032A

# **EXAMPLE STENCIL DESIGN**

## LQFP - 1.6 mm max height

PLASTIC QUAD FLATPACK



NOTES: (continued)

7. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.

8. Board assembly site may have different recommendations for stencil design.



### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATA SHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, regulatory or other requirements.

These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

TI objects to and rejects any additional or different terms you may have proposed.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2022, Texas Instruments Incorporated