











**THS6226A** 

SBOS643A - APRIL 2014-REVISED MAY 2014

# THS6226A Gated-Class H, Dual-Port VDSL2 Line Driver

#### **Features**

- Digitally-Adjustable Quiescent Current: 9.4 mA to 24.8 mA
- Bias Current Step: 1.0 mA
- Independent Voltage Boost and Main Line Driver Disable
- Low-Power Line Termination Mode
- Full Capacitor Recharge: 200 µs
- Low Input Voltage Noise Density: 6.5 nV/√Hz Input-Referred Voltage Noise
- Low MTPR Distortion: 70 dB with +19.8 dBm G.993.2—Profile 8b
- -83-dBc HD3 (1 MHz, 60-Ω Differential)
- High Output Current: 383 mA into 60  $\Omega$
- Wide Output Swing: 40  $V_{PP}$  (+12-V, 60- $\Omega$ Differential Load with a 1:1.4 Transformer)
- Wide Bandwidth: 97 MHz
- Port-to-Port Separation: 90 dB at 1 MHz
- PSRR: 70 dB at 1 MHz for Good Isolation

# Applications

- Ideal for All VDSL2 Profiles
- Backwards-Compatible with ADSL, ADSL2+, and ADSL2++ Systems

## 3 Description

The THS6226A is a dual-port, class H, currentfeedback architecture, differential line driver amplifier system ideal for xDSL systems. The device is targeted for use in very-high-bit-rate digital subscriber line 2 (VDSL2) line driver systems that enable native DTM signals while supporting greater than 20.5-dBm line power (up to 8.5 MHz) with good linearity, supporting the G.993.2 VDSL2 8b profile. The device is also fast enough to support central-office transmissions of 14.5-dBm line power up to 30 MHz.

The unique architecture of the device allows quiescent current to be minimal while still achieving very high linearity. Differential distortion, under full bias conditions, is -91 dBc at 1 MHz and reduces to only -75 dBc at 5 MHz. Fixed multiple bias settings of the amplifiers offer enhanced power savings for line lengths where the full performance of the amplifier is not required. To allow for even more flexibility and power savings on all profiles, quiescent current is digitally adjustable from 7.6 mA to 23 mA with a bias current step of 1.0 mA. For systems where additional power savings while not transmitting are desired, the device can be used in its line termination mode to maintain impedance matching.

The wide output swing on 12-V power supplies, coupled with excellent current drive, allows for wide dynamic headroom, keeping distortion minimal. The device is available in a VQFN-32 PowerPAD™ package.

#### Device Information (1)

| PART NUMBER | PACKAGE BODY SIZE (I |                   |  |  |  |  |  |
|-------------|----------------------|-------------------|--|--|--|--|--|
| THS6226A    | VQFN (32)            | 5.00 mm × 5.00 mm |  |  |  |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.

#### Typical VDSL2 Line Driver Circuit Using One Port of the THS6226A



#### **Power Consumption vs Tx**





# **Table of Contents**

| 1 | Features 1                                             |    | 7.4 Device Functional Modes          | 1  |
|---|--------------------------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                                         |    | 7.5 Programming                      | 10 |
| 3 | Description 1                                          | 8  | Applications and Implementation      | 19 |
| 4 | Revision History2                                      |    | 8.1 Application Information          | 19 |
| 5 | Pin Configuration and Functions 3                      |    | 8.2 Typical Application              | 19 |
| 6 | Specifications5                                        |    | 8.3 Initialization Set Up            | 2º |
| U | 6.1 Absolute Maximum Ratings                           | 9  | Power Supply Recommendations         | 2  |
|   | 6.2 Handling Ratings                                   | 10 | Layout                               | 22 |
|   | 6.3 Recommended Operating Conditions                   |    | 10.1 Layout Guidelines               | 2  |
|   | 6.4 Thermal Information                                |    | 10.2 Layout Example                  | 2  |
|   | 6.5 Electrical Characteristics: V <sub>S</sub> = +12 V | 11 | Device and Documentation Support     | 24 |
|   | 6.6 Timing Characteristics                             |    | 11.1 Documentation Support           | 2  |
|   | 6.7 Typical Characteristics                            |    | 11.2 Trademarks                      | 2  |
| 7 | Detailed Description14                                 |    | 11.3 Electrostatic Discharge Caution | 2  |
| • | 7.1 Overview                                           |    | 11.4 Glossary                        | 24 |
|   | 7.2 Functional Block Diagram                           | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.3 Feature Description                                |    | IIIOIIIIauoii                        | 24 |

# 4 Revision History

| Cł | nanges from Original (April 2014) to Revision A | Page5 |   |
|----|-------------------------------------------------|-------|---|
| •  | Changed HBM parameter in Handling Ratings table | !     | 5 |



# 5 Pin Configuration and Functions



- (1) The PowerPAD is electrically isolated from all other pins and can be connected to any potential voltage range from  $V_{S-}$  to  $V_{S+}$ . Typically, the PowerPAD is connected to the GND plane because this plane tends to physically be the largest and is able to dissipate the most amount of heat.
- (2) The device defaults to the disabled mode at power-up.
- (3) Default is GND (internal pull-down resistor).



#### Pin Functions

| PIN       |                      |     | DESCRIPTION                                                                                                       |
|-----------|----------------------|-----|-------------------------------------------------------------------------------------------------------------------|
| NO.       | NAME                 | 1/0 | DESCRIPTION                                                                                                       |
| 1, 12, 29 | GND                  | _   | Analog ground                                                                                                     |
| 2         | IND                  | - 1 | Input D of amplifier CD                                                                                           |
| 3         | INC                  | I   | Input C of amplifier CD                                                                                           |
| 4         | DATA                 | I   | Serial interface data pin                                                                                         |
| 5         | CLK                  | I   | Serial interface CLK pin                                                                                          |
| 6         | INB                  | - 1 | Input B of amplifier AB                                                                                           |
| 7         | INA                  | ı   | Input A of amplifier AB                                                                                           |
| 8         | RESET                | - 1 | Reset the internal register to 00h (startup conditions, state machine may require resetting)                      |
| 9         | V <sub>H_EN</sub> AB | ı   | Class H mode control pin for amplifier AB                                                                         |
| 10        | VLL_AB               | _   | Amplifier AB low pump supply                                                                                      |
| 11        | CAPL_AB              | _   | Amplifier AB negative voltage pump capacitor pin                                                                  |
| 13, 14    | V <sub>S</sub> AB    | _   | Amplifier AB supply voltage                                                                                       |
| 15        | CAPH_AB              | _   | Amplifier AB positive voltage pump capacitor pin                                                                  |
| 16        | VHH_AB               | _   | Amplifier AB high pump supply                                                                                     |
| 17        | OUTA                 | 0   | Output A of amplifier AB                                                                                          |
| 18        | FB_A                 | I   | Feedback for active output impedance of amplifier AB                                                              |
| 19        | FB_B                 | - 1 | Feedback for active output impedance of amplifier AB                                                              |
| 20        | OUTB                 | 0   | Output B of amplifier AB                                                                                          |
| 21        | OUTC                 | 0   | Output C of amplifier CD                                                                                          |
| 22        | FB_C                 | I   | Feedback for active output impedance of amplifier CD                                                              |
| 23        | FB_D                 | I   | Feedback for active output impedance of amplifier CD                                                              |
| 24        | OUTD                 | 0   | Output D of amplifier CD                                                                                          |
| 25        | VHH_CD               | _   | Amplifier CD high pump supply                                                                                     |
| 26        | CAPH_CD              | _   | Amplifier CD positive voltage pump capacitor pin                                                                  |
| 27, 28    | V <sub>S</sub> CD    | _   | Amplifier CD supply voltage                                                                                       |
| 30        | CAPL_CD              | _   | Amplifier CD negative voltage pump capacitor pin                                                                  |
| 31        | VLL_CD               | _   | Amplifier CD low pump supply                                                                                      |
| 32        | V <sub>H_EN</sub> CD | I   | Class H mode control pin for amplifier CD                                                                         |
| Pow       | rerPAD               | _   | The PowerPAD must be connected to any internal PCB ground plane using multiple vias for good thermal performance. |

Submit Documentation Feedback



# 6 Specifications

# 6.1 Absolute Maximum Ratings<sup>(1)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                        |                                                                            | MIN    | MAX                | UNIT    |
|----------------------------------------|----------------------------------------------------------------------------|--------|--------------------|---------|
| 0 1 1 015 1                            | Class AB only                                                              |        | 16.5               | V       |
| Supply voltage, GND to V <sub>S+</sub> | Class H only                                                               |        | 12.8               | V       |
| Input voltage, V <sub>I</sub>          |                                                                            |        | 15                 | V       |
| Output current, I <sub>O</sub>         | Static dc <sup>(2)</sup>                                                   |        | ±100               | mA      |
| Continuous power dissipation           |                                                                            | See TI | nermal Information | n table |
|                                        | Maximum junction, any condition, T <sub>J</sub> <sup>(3)</sup>             |        | 150                | °C      |
| Temperature                            | Maximum junction, continuous operation, long-term reliability, $T_J^{(4)}$ |        | 130                | °C      |

- (1) Stresses above those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute maximum rated conditions for extended periods may degrade device reliability.
- (2) The device incorporates a PowerPAD on the underside of the chip, which functions as a heatsink and must be connected to a thermally dissipating plane for proper power dissipation. Failure to do so may result in exceeding the maximum junction temperature, which could permanently damage the device. See the technical brief PowerPAD™ Thermally Enhanced Package (SLMA002) for more information about using the PowerPAD thermally-enhanced package. Under high-frequency ac operation (> 10 kHz), the short-term output current capability is much greater than the continuous dc output current rating. This short-term output current rating is roughly 8.5 times the dc capability, or approximately ±850 mA.
- (3) The absolute maximum junction temperature under any condition is limited by the constraints of the silicon process.
- (4) The absolute maximum junction temperature for continuous operation is limited by the package constraints. Operation above this temperature may result in reduced reliability or lifetime of the device.

## 6.2 Handling Ratings

|                    |                            |                                                                           |                                                                                                                                         | MIN  | MAX | UNIT |  |
|--------------------|----------------------------|---------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------|-----|------|--|
| T <sub>stg</sub>   | Storage temperature ra     | ange                                                                      | je                                                                                                                                      |      |     | ů    |  |
| V <sub>(ESD)</sub> | Electrostatic<br>discharge | Human body model (HBM), per<br>ANSI/ESDA/JEDEC JS-001                     | Supply and ground pins with respect to PowerPad: GND (pins 1, 12, 29), V <sub>S</sub> AB (pins 13, 14), V <sub>S</sub> CD (pins 27, 28) | -1.5 | 1.5 | kV   |  |
| * (ESD)            |                            |                                                                           | All other pins                                                                                                                          | -2   | 2   |      |  |
|                    |                            | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins |                                                                                                                                         | -500 | 500 | V    |  |



# 6.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                                |          | MIN | NOM MAX | UNIT |
|--------------------------------|----------|-----|---------|------|
| Dower cumply veltage renge     | Class H  | 10  | 12.6    | ٧    |
| Power-supply voltage range     | Class AB | 10  | 15      | ٧    |
| Operating junction temperature |          | -40 | 130     | °C   |

#### 6.4 Thermal Information

|                      |                                              | THS6226A   |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | RHB (VQFN) | UNIT |
|                      |                                              | 32 PINS    |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 35.1       |      |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 22.1       |      |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 7.0        | °C/W |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.3        | C/VV |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 6.9        |      |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | 1.3        |      |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics: $V_s = +12 \text{ V}$

At  $T_A = 25$ °C,  $R_{MATCH} = 10.2 \Omega$ , transformer turn ratio 1:1.4,  $R_L = 100 - \Omega$  differential at transformer output, full bias mode, and active impedance circuit configuration, unless otherwise noted. Each port is tested independently.

|          | PARAMETER                              | CONDITIONS                                                                             | MIN | TYP        | MAX | UNIT               | TEST<br>LEVEL <sup>(1)</sup> |
|----------|----------------------------------------|----------------------------------------------------------------------------------------|-----|------------|-----|--------------------|------------------------------|
| AC PER   | FORMANCE                               | ·                                                                                      |     |            |     |                    |                              |
|          | Small-signal bandwidth, -3 dB          | V <sub>O</sub> = 2 V <sub>PP</sub> , differential at<br>OUTCD and OUTAB, gain = 19 V/V |     | 97         |     | MHz                | С                            |
|          | 0.1-dB bandwidth flatness              | $V_0 = 2 V_{PP}$                                                                       |     | 30         |     | MHz                | С                            |
|          | Large-signal bandwidth                 | $V_O = 7.5 V_{PP}$                                                                     |     | 80         |     | MHz                | С                            |
| SR       | Slew rate (10% to 90% level)           | V <sub>O</sub> = 15-V step, differential                                               |     | 1750       |     | V/µs               | С                            |
|          | Rise-and-fall time                     | $V_O = 2 V_{PP}$                                                                       |     | 3.6        |     | ns                 | С                            |
| HD2      | Second-harmonic distortion             | Full bias, f = 1 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 60- $\Omega$ differential           |     | -87        |     | dBc                | С                            |
| חטצ      | Second-narmonic distortion             | Full bias, f = 5 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 60- $\Omega$ differential           |     | -73        |     | dBc                | С                            |
|          | Third-harmonic distortion              | Full bias, f = 1 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 60- $\Omega$ differential           |     | -83        |     | dBc                | С                            |
| HD3      |                                        | Full bias, f = 5 MHz, $V_O$ = 2 $V_{PP}$ , $R_L$ = 60- $\Omega$ differential           |     | <b>-71</b> |     | dBc                | С                            |
|          | Differential input voltage noise       | f = 1 MHz, input-referred                                                              |     | 6.5        |     | nV/√ <del>Hz</del> | С                            |
| DC PER   | FORMANCE                               |                                                                                        |     |            |     |                    |                              |
|          | Differential gain                      | Closed-loop configuration                                                              |     | 19         |     | V/V                | С                            |
|          | Differential gain error <sup>(2)</sup> | T <sub>A</sub> = 25°C                                                                  |     |            | ±8% |                    | А                            |
| V        | Innut offect valters                   | T <sub>A</sub> = 25°C                                                                  |     | ±1         | ±10 | mV                 | А                            |
| $V_{IO}$ | Input offset voltage                   | $T_A = -40$ °C to 85°C                                                                 |     |            | ±11 | mV                 | В                            |
|          | Input offset voltage drift             |                                                                                        |     |            | 15  | μV/°C              | В                            |
|          | Input offset voltage matching          | Channels 1 to 2 and 3 to 4 only, T <sub>A</sub> = 25°C                                 |     | ±1         | ±10 | mV                 | А                            |
| INPUT (  | CHARACTERISTICS                        |                                                                                        |     |            | •   |                    |                              |
|          | Noninverting input resistance          |                                                                                        |     | 2    2     |     | kΩ    pF           | С                            |
|          | Input bias voltage                     | T <sub>A</sub> = 25°C                                                                  | 5.8 | 6          | 6.2 | V                  | А                            |

<sup>(1)</sup> Test levels: (A) 100% tested at 25°C. Overtemperature limits set by characterization and simulation. (B) Limits set by characterization and simulation. (C) Typical value only for information.

<sup>(2)</sup> Negative feedback loop only.



# Electrical Characteristics: $V_S = +12 \text{ V}$ (continued)

At  $T_A = 25$ °C,  $R_{MATCH} = 10.2 \Omega$ , transformer turn ratio 1:1.4,  $R_L = 100 - \Omega$  differential at transformer output, full bias mode, and active impedance circuit configuration, unless otherwise noted. Each port is tested independently.

|                | PARAM              | ETER                     | CONDITIONS                                                                                         | MIN  | TYP  | MAX  | UNIT | TEST<br>LEVEL <sup>(1)</sup> |
|----------------|--------------------|--------------------------|----------------------------------------------------------------------------------------------------|------|------|------|------|------------------------------|
| OUTPU          | T CHARACTERIS      | TICS                     |                                                                                                    |      |      |      |      |                              |
|                |                    |                          | R <sub>1</sub> = 60-Ω differential, class H                                                        | 16   | 17.5 |      | V    | Α                            |
|                |                    |                          | $R_L$ = 60-Ω differential, class H operation <sup>(3)(4)</sup> , each output, $T_A$ = 25°C         | -4   | -5.5 |      | V    | А                            |
|                | <b>.</b>           | Voltage swing            | - (3)(4)                                                                                           | 15.7 |      |      | V    | В                            |
|                | Class H<br>output  |                          | $T_A = -40$ °C to 85°C <sup>(3)(4)</sup>                                                           | -3.7 |      |      | V    | В                            |
|                | output             | Current                  | $R_L$ = 60-Ω differential, class H operation, $T_A$ = 25°C                                         | ±333 | ±383 |      | mA   | Α                            |
|                |                    | (sourcing, sinking)      | $T_A = -40$ °C to 85°C                                                                             | ±323 |      |      | mA   | В                            |
|                |                    |                          | $R_L = 60-\Omega$ differential, normal operation <sup>(3)</sup> ,                                  | 9.9  | 10.1 |      | V    | Α                            |
|                |                    | Valta na ancia a         | each output, T <sub>A</sub> = 25°C                                                                 | 2.1  | 1.9  |      | V    | А                            |
|                | Ol AD              | Voltage swing            | T 4000 to 0500(3)                                                                                  | 9.8  |      |      | V    | В                            |
|                | Class AB<br>output |                          | $T_A = -40^{\circ}\text{C to } 85^{\circ}\text{C}^{(3)}$                                           | 2.2  |      |      | V    | В                            |
|                | ·                  | Current                  | $R_L = 60-\Omega$ differential, normal operation,<br>$T_A = 25^{\circ}C$                           | ±130 | ±137 |      | mA   | А                            |
|                |                    | (sourcing, sinking)      | $T_A = -40$ °C to 85°C                                                                             | ±126 |      |      | mA   | В                            |
|                | Short-circuit of   | output current           |                                                                                                    |      | 1    |      | Α    | С                            |
| Z <sub>o</sub> | Output imped       | lance                    | f = 1 MHz, differential                                                                            |      | 25   |      | Ω    | С                            |
|                | Crosstalk          |                          | f = 1 MHz, V <sub>OUT</sub> = 2 V <sub>PP</sub> , port 1 to port 2                                 |      | -90  |      | dB   | С                            |
| POWER          | SUPPLY             |                          |                                                                                                    |      |      |      |      |                              |
|                |                    |                          | Class AB, T <sub>A</sub> = 25°C                                                                    | 10   | 12   | 15   | V    | Α                            |
|                |                    |                          | $T_A = -40$ °C to 85°C                                                                             | 10   |      | 15   | V    | В                            |
|                | Maximum op         | erating voltage          | Class H                                                                                            | 10   | 12   | 12.6 | V    | В                            |
|                |                    |                          | T <sub>A</sub> = -40°C to 85°C                                                                     | 10   |      | 12.6 | V    | В                            |
|                |                    |                          | Per port, bias 15, class H enable<br>(power supplies connected together),<br>T <sub>A</sub> = 25°C | 23.4 | 24.6 | 25.8 | mA   | А                            |
|                |                    |                          | $T_A = -40$ °C to 85°C                                                                             | 22.9 |      | 26.1 | mA   | В                            |
|                |                    |                          | Per port, bias 15, class H disable (power supplies connected together), $T_A = 25^{\circ}C$        | 22.8 | 24.0 | 25.2 | mA   | А                            |
|                |                    |                          | T <sub>A</sub> = -40°C to 85°C                                                                     | 22.3 |      | 25.7 | mA   | В                            |
|                |                    |                          | Bias current step                                                                                  |      | 1    |      | mA   | С                            |
| IQ             | Quiescent cu       | rrent (I <sub>S+</sub> ) | Per port, bias 0, class H disable (power supplies connected together), T <sub>A</sub> = 25°C       | 8.5  | 9.7  | 10.9 | mA   | А                            |
|                |                    |                          | $T_A = -40$ °C to 85°C                                                                             | 8.0  |      | 11.4 | mA   | В                            |
|                |                    |                          | Per port, line termination mode<br>(B9 = B8 = B7 = B6 = 0)<br>(power supplies connected together)  |      | 7.0  |      | mA   | С                            |
|                |                    |                          | Both ports, main amplifiers and class H disable (B9 = B8 = B7 = B6 = 0)                            |      | 1.9  | 2.4  | mA   | А                            |
|                |                    |                          | T <sub>A</sub> = -40°C to 85°C                                                                     |      |      | 2.5  | mA   | В                            |
| PSRR           | Power-supply       | rejection ratio          | Differential, from 12 V, GND, T <sub>A</sub> = 25°C                                                | 60   | 70   |      | dB   | Α                            |
|                |                    |                          | $T_A = -40$ °C to 85°C                                                                             | 58   |      |      | dB   | В                            |

<sup>(3)</sup> Measured at the amplifier outputs (pins 17, 20, 21, and 24).

<sup>(4)</sup> Capacitor fully charged, no droop.



# Electrical Characteristics: V<sub>S</sub> = +12 V (continued)

At  $T_A$  = 25°C,  $R_{MATCH}$  = 10.2  $\Omega$ , transformer turn ratio 1:1.4,  $R_L$  = 100- $\Omega$  differential at transformer output, full bias mode, and active impedance circuit configuration, unless otherwise noted. Each port is tested independently.

|                     | PARAMETER           |                                    | CONDITIONS                                          | MIN | TYP     | MAX | UNIT     | TEST<br>LEVEL <sup>(1)</sup> |
|---------------------|---------------------|------------------------------------|-----------------------------------------------------|-----|---------|-----|----------|------------------------------|
| LOGIC               | OGIC                |                                    |                                                     |     |         |     |          |                              |
|                     |                     | 1 46                               | Logic 1, with respect to GND <sup>(5)</sup>         | 1.9 |         |     | V        | С                            |
|                     |                     | Logic threshold                    | Logic 0, with respect to GND <sup>(5)</sup>         |     |         | 0.8 | V        | С                            |
|                     |                     | Input Bias current Input impedance | Logic X = 0.5 V (logic 0), T <sub>A</sub> = 25°C    |     | 10      | 25  | μΑ       | Α                            |
|                     | Logic pin           |                                    | $T_A = -40$ °C to 85°C                              |     |         | 30  | μA       | В                            |
|                     |                     |                                    | Logic X = 3.3 V (logic 1), T <sub>A</sub> = 25°C    |     | 66      | 125 | μΑ       | Α                            |
|                     |                     |                                    | $T_A = -40$ °C to 85°C                              |     |         | 130 | μΑ       | В                            |
|                     |                     |                                    |                                                     |     | 50    1 |     | kΩ    pF | С                            |
| t <sub>d(on)</sub>  | Turn-on time delay  |                                    | Time for I <sub>S</sub> to reach 50% of final value |     | 1       |     | μs       | С                            |
| t <sub>d(off)</sub> | Turn-off time delay |                                    | Time for I <sub>S</sub> to reach 50% of final value |     | 1       |     | μs       | С                            |

<sup>(5)</sup> The GND pin usable range is from  $V_{S-}$  to  $(V_{S+}-5\ V)$ .

# 6.6 Timing Characteristics

| PARAMETER                    | MIN MAX | UNITS |
|------------------------------|---------|-------|
| t <sub>CL</sub> Clock period | 200     | ns    |



Figure 1. Serial Interface Timing



# 6.7 Typical Characteristics

At  $T_A = 25$ °C, 1:1.4 transformer, and 10.2- $\Omega$  matching resistance, unless otherwise noted



# **ISTRUMENTS**

# **Typical Characteristics (continued)**

At  $T_A = 25$ °C, 1:1.4 transformer, and 10.2- $\Omega$  matching resistance, unless otherwise noted



Submit Documentation Feedback

Copyright © 2014, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

At  $T_A = 25$ °C, 1:1.4 transformer, and 10.2- $\Omega$  matching resistance, unless otherwise noted



Product Folder Links: THS6226A

vs Temperature

# TEXAS INSTRUMENTS

## **Typical Characteristics (continued)**

At  $T_A = 25$ °C, 1:1.4 transformer, and 10.2- $\Omega$  matching resistance, unless otherwise noted



Submit Documentation Feedback

vs Temperature

Copyright © 2014, Texas Instruments Incorporated



## **Typical Characteristics (continued)**

At  $T_A = 25$ °C, 1:1.4 transformer, and 10.2- $\Omega$  matching resistance, unless otherwise noted





# 7 Detailed Description

#### 7.1 Overview

The THS6226A class H line driver provides exceptional ac performance in conjunction with wide output voltage swing. The class H operation allows voltage swings to exceed the power supply for short intervals limited only by the charge in the capacitor. In class AB mode, the device is capable of driving a  $100-\Omega$  load from +1.8 V to +10.2 V. In class H mode, under the same conditions, the output voltage range becomes an impressive –5.5 V to +17.5 V, or 46 V<sub>PP</sub> differentially with the capacitor fully charged.

The *Functional Block Diagram* section shows a fully-differential, noninverting amplifier configuration with active impedance. In this configuration, the  $10.2-\Omega$  matching resistor appears through the transformer as  $100~\Omega$ , minimizing reflection on the line. This active impedance scheme also minimizes transmission losses, as compared to passive termination. Device gain is fixed and is equal to 19 V/V from the input to the output of the amplifier (IN<sub>AB/CD</sub>) to OUT<sub>AB/CD</sub>), not including the transformer-turn ratio or the termination loss.

To simplify the implementation as well as to provide design flexibility, the device contains an integrated midsupply buffer that provides the correct biasing to the amplifier core without requiring any external components. Also present is a two-pin serial interface that provides exceptional design flexibility and allows minimal power consumption for each xDSL profile.

# 7.2 Functional Block Diagram





#### 7.3 Feature Description

The device incorporates several hardware and functionality features: a high output current line driver, a charge pump, a voltage reference, a logic circuit, an active impedance, and a RESET pin. The device has two ports. Each port consists of a high output current line driver, a charge pump, and a reference voltage. Common circuits are the RESET feature and the logic circuit.

#### 7.3.1 High Output Current Line Driver

The main purpose for the device is to provide a high output current into a heavy load. For the THS6226A, with its xDSL application targeted, the load is typically 100  $\Omega$  and currents as high as 400 mA are supported with excellent linearity. The core of the line driver is a class AB amplifier providing both good efficiency and high current drive capability. The high output line driver is the core of the device and any external circuit interface is located on both the device inputs and output.

#### 7.3.2 Charge Pump

The class H functionality of the device is brought on by the integration of a charge pump. The charge pump is a power-supply function to the line driver. The role of the charge pump is to vary the power supply from (12 V / GND) to (20 V / -8 V) and allow the line driver to support high peak to average ratio (PAR) signals while minimizing power consumption and maintaining excellent linearity. The charge pump is controlled externally by the  $V_{H_{EN}}$  pin. A logic high on the  $V_{H_{EN}}$  pin results in the power supply of the class AB line driver going to (20 V / -8 V), while a logic low on the  $V_{H_{EN}}$  pin results in normal operation under the (12 V / GND) supplies.

#### 7.3.3 Voltage Reference

An internal voltage reference provides the device common-mode input and output voltage.

#### 7.3.4 Logic

The DATA and CLK pins allow access to the internal logic circuit implemented in the device. This logic circuit allows each channel to either be programmed individually for quiescent current, turn the charge pump on or off, disable the main amplifier, or select the line termination mode. For more information on programming, refer to the *Programming* section.

#### 7.3.5 Active Impedance

The line driver incorporates the positive feedback path to provide the termination to the load. For the device, the synthesis factor implemented is 5.

#### 7.3.6 RESET Pin

The RESET pin provides a quick and easy way to disable the two ports immediately if a fault condition on the line occurs.

#### 7.4 Device Functional Modes

There are several functional modes for the device. These functional modes can be accessed with the CLK and DATA pins. Each main line driver quiescent current can be set to 16 different bias modes: bias 0 through bias 15. Additionally, the line driver and class H feature can be controlled to have the following configuration:

- Class AB mode is the main line driver by itself. The output voltage is limited by the (12 V / GND) power-supply rails. The quiescent current is then set by four bits.
- Class H mode is the main line driver used in conjunction with the class H feature. The output voltage is limited by the (20 V / –8 V) internally-generated power-supply rails. The quiescent current of the main line driver is set by four bits, as in class AB mode.
- Line termination mode is the powered-down mode for the line driver. This mode maintains line termination but has reduced linearity performance.
- · Disabled mode.

For more information on these mode, refer to the *Programming* section.



# 7.5 Programming

## 7.5.1 Programming the Device

Programming the device is accomplished through a serial interface (pins 4 and 5) and proceeds in the following sequence:

- Two start bits are required (B0 = 0 followed by B1 = 1).
- B2 through B9 are used to program the device. (Table 1 lists the bit descriptions.)
- B10 (described in Table 2) is the parity bit that controls whether the word is loaded or not.
- B11 is the stop bit and must be set to B11 = 1.

Figure 32 shows the required sequence.

**Table 1. DATA Sequence** 

| PARAMETER | DESCRIPTION               |
|-----------|---------------------------|
| B0, B1    | Start bits                |
| B2, B3    | Channel select            |
| B4, B5    | Power-down features       |
| B6-B9     | Quiescent current setting |
| B10       | Parity bit                |
| B11       | Stop bit                  |

Table 2. Parity Bit

| B10 | ODD PARITY BIT                                            |
|-----|-----------------------------------------------------------|
| 0   | For an odd number of high bits in B2 to B9, set B10 to 0  |
| 1   | For an even number of high bits in B2 to B9, set B10 to 1 |



Figure 32. DATA Description



#### 7.5.2 Quiescent Current

The <u>devi</u>ce quiesc<u>ent</u> current is dissipated in two main device modules: the class AB and the charge pump. Bits B4 (PD1) and B5 (PD0) select one of the possible four modes of operation:

- 1. Class AB mode (charge pump disabled),
- 2. Class H mode (charge pump enabled),
- 3. Disable mode, or
- 4. Line termination mode (maintains line matching, core amplifier at very low bias mode and charge pump disabled for lowest power consumption possible).

Table 3 lists the details on each bit functionality and the approximate quiescent current. The various power modes are shown in Table 3. For all modes, when B6 through B9 are not defined, set B9 = B8 = B7 = B6 = 0 to achieve the lowest power dissipation possible.

**Table 3. Power Modes** 

| B4 (PD1) | B5 (PD0) | POWER-DOWN MODE                                                  | APPROXIMATE I <sub>Q</sub><br>(mA per Port) |
|----------|----------|------------------------------------------------------------------|---------------------------------------------|
| 0        | 0        | Power-down (B9 = B8 = B7 = B6 = 0)                               | 0.85                                        |
| 0        | 1        | Line termination mode (B9 = B8 = B7 = B6 = 0)                    | 4.4                                         |
| 1        | 0        | Class AB driver I <sub>Q</sub> set by B6 to B9, class H disabled | _                                           |
| 1        | 1        | Class AB driver I <sub>Q</sub> set by B6 to B9, class H enabled  | _                                           |

The class AB quiescent current is set by bits B6 to B9, using B4 and B5 for the power-down function and B2 and B3 for channel selection. The approximate quiescent current for the amplifier core is shown in Table 4.

**Table 4. Class AB Quiescent Current** 

| BIAS | B6 (D3) | B7 (D2) | B8 (D1) | B9 (D0) | QUIESCENT CURRENT<br>SETTING | APPROXIMATE I <sub>Q</sub> (mA per Port) |
|------|---------|---------|---------|---------|------------------------------|------------------------------------------|
| 0    | 0       | 0       | 0       | 0       |                              | 9.4                                      |
| 1    | 0       | 0       | 0       | 1       |                              | 10.4                                     |
| 2    | 0       | 0       | 1       | 0       | ADSL2+ mode                  | 11.5                                     |
| 3    | 0       | 0       | 1       | 1       |                              | 12.5                                     |
| 4    | 0       | 1       | 0       | 0       |                              | 13.6                                     |
| 5    | 0       | 1       | 0       | 1       |                              | 14.6                                     |
| 6    | 0       | 1       | 1       | 0       |                              | 15.7                                     |
| 7    | 0       | 1       | 1       | 1       | Profile 8b mode              | 16.7                                     |
| 8    | 1       | 0       | 0       | 0       |                              | 17.8                                     |
| 9    | 1       | 0       | 0       | 1       |                              | 18.8                                     |
| 10   | 1       | 0       | 1       | 0       |                              | 19.8                                     |
| 11   | 1       | 0       | 1       | 1       | Profile 17a mode             | 20.8                                     |
| 12   | 1       | 1       | 0       | 0       |                              | 21.8                                     |
| 13   | 1       | 1       | 0       | 1       |                              | 22.8                                     |
| 14   | 1       | 1       | 1       | 0       |                              | 23.8                                     |
| 15   | 1       | 1       | 1       | 1       |                              | 24.8                                     |



Channel selection is shown in Table 5. Each channel can be programmed independently, or together if both B2 and B3 are set to 1.

**Table 5. Channel Selection** 

| B2 (Channel AB) | B3 (Channel CD) | CHANNEL SELECT                            |  |  |  |
|-----------------|-----------------|-------------------------------------------|--|--|--|
| 0               | 0               | Bits B4 to B9 are ignored                 |  |  |  |
| 0               | 1               | Channel B programmed with B4 to B9        |  |  |  |
| 1               | 0               | Channel A programmed with B4 to B9        |  |  |  |
| 1               | 1               | Channels A and B programmed with B4 to B9 |  |  |  |

At startup, the internal register is set as shown in Figure 33.

Figure 33. Internal Register

| 7                     | 6                     | 5       | 4       | 3       | 2       | 1       | 0       |
|-----------------------|-----------------------|---------|---------|---------|---------|---------|---------|
| Ch. AB Select<br>(B2) | Ch. CD Select<br>(B3) | PD1(B4) | PD0(B5) | D3 (B6) | D2 (B7) | D1 (B8) | D0 (B9) |
| W                     | W                     | W       | W       | W       | W       | W       | W       |

LEGEND: W = Write

In this condition, the total quiescent power dissipation is 10.2 mW per port on a +12-V supply.



# 8 Applications and Implementation

## 8.1 Application Information

The device is a dual-port, very-high-bit-rate digital subscriber line (VDSL), class H line driver. Typically, the signal is generated by a high-speed digital-to-analog converter (DAC). The device drives a twisted pair.

The digital subscriber line (DSL) system is ac-coupled as it transmits information above the audio band. On the input of the line driver, this ac-coupling translates into the series capacitors to isolate the dc voltage coming from the DAC output common-mode voltage. On the output, a transformer is used to help isolate the 48V present between tip and ring of the telephone line.

The transformer can be set to any useful ratio. In practice, the transformer-turn ratio is set between 1:1 and 1:1.4 for the device. As mentioned in the *Feature Description* section, the active impedance synthesis factor is 5. This synthesis factor means that the termination resistor is 1/5th of the load impedance reflected to the transformer secondary. Thus, the correct termination can be selected based on the transformer-turn ratio.

Note that the resulting load detected by the amplifier may affect the amplifier linearity or output voltage swing capabilities.

#### 8.2 Typical Application

The typical application circuit for this application is shown in Figure 34.



Figure 34. Typical VDSL Line Driver Circuit Configuration



# **Typical Application (continued)**

## 8.2.1 Design Requirements

**Table 6. Design Requirements** 

| DESIGN REQUIREMENT       | CONDITION |
|--------------------------|-----------|
| AC-coupling capacitors   | 0.1 μF    |
| Synthesis factor         | 5         |
| Output transformer ratio | 1:1.4     |
| Surge protection circuit | Not shown |

#### 8.2.2 Detailed Design Procedure

The input capacitor forms a high-pass filter with the device input impedance. This pole must be set at a frequency low enough to not interfere with the desired signal.

The output transformer can be changed to any transformer-turn ratio. Note that the load is expected to be a transmission line with  $100-\Omega$  characteristic impedance. Referred to the transformer secondary, the load detected by the amplifier is  $1/n^2$  with 1:n being the transformer-turn ratio.

Practical limitations force the transformer-turn ratio to be between 1.4:1 and 1:2. At the lighter load detected by the amplifier (1.4:1), the voltage swing is limited by the class H and the maximum achievable swing of the amplifier. At the heaviest load (1:2), the voltage swing is limited by the current drive capability of the amplifier. To satisfy the synthesis impedance factor and the loading, the series resistance ( $R_S$ ) can be set to  $R_S = R_L / 5 = 100 \ \Omega / (5 \times n^2)$ .

For the charge pump, consider the thermal characteristic of the capacitor (X7R, X5R, or Y5V can be used for the charge pump).

For the power-supply bypass, consider using only X7R or X5R because of the better stability of these materials over temperature.

For surge protection, consider adding  $47-\Omega$  resistors in series on the positive feedback path. The secondary protection is also normally added after the series resistance on the secondary transformer.



#### 8.2.3 Application Curves



#### 8.3 Initialization Set Up

After the initial power-up and prior to sending any words to program the device, TI recommends sending a string of twelve 1s (11111111111) to ensure that the state machine is initialized.

# 9 Power Supply Recommendations

As a result of large recharge current flowing in and out of the four charge pump capacitors during charge pump discharge and recharge events, TI recommends placing bypass capacitors that are at least equal in value to the charge pump capacitor close to each supply voltage pin. A minimum of 2-µF bypass capacitors for each channel are required to minimize any transient appearing on the power supply because both positive and negative charge pump 1-µF bypass capacitors are recharged on the +12-V supply.



# 10 Layout

#### 10.1 Layout Guidelines

Achieving optimum performance with a high-frequency amplifier such as the THS6226A requires careful attention to board layout parasitics and external component types. Recommendations that optimize performance include:

- a. **Minimize parasitic capacitance** to any ac ground for all signal I/O pins. Excessive parasitic capacitance on the inverting input pin can cause instability. In the line driver application, the parasitic capacitance forms a pole with the load detected by the amplifier and may reduce the effective bandwidth of the application circuit, thus leading to degraded performance. To reduce unwanted capacitance, open a window around the signal I/O pins in all ground and power planes around those pins. Otherwise, make sure that ground and power planes are unbroken elsewhere on the board.
- b. **Minimize the distance** (< 0.25") from the power-supply pins to high-frequency 0.1-μF decoupling capacitors. At the device pins, make sure that the ground and power-plane layout are not in close proximity to the signal I/O pins. Avoid narrow power and ground traces to minimize inductance between the pins and decoupling capacitors. Always decouple the power-supply connections with these capacitors. An additional low ESR supply decoupling capacitor (≥ 2 μF, X7R or X5R) to ground is necessary to provide a transient current during the charge pump capacitors recharge.
- c. Careful selection and placement of external components preserves the high-frequency performance of the device. Use very low reactance type resistors. Surface-mount resistors function best and allow a tighter overall layout. Metal-film or carbon composition, axially-leaded resistors also provide good highfrequency performance. Again, keep the leads and printed circuit board traces as short as possible. Never use wire-wound type resistors in a high-frequency application.
- d. Connections to other wideband devices on the board can be made with short, direct traces or through onboard transmission lines. For short connections, consider the trace and the input to the next device as a lumped capacitive load. Use relatively wide traces (50 mils to 100 mils), preferably with ground and power planes opened up around them.
- e. **Do not socket a high-speed part such as the THS6226A.** The additional lead length and pin-to-pin capacitance introduced by the socket can create an extremely troublesome parasitic network that makes achieving a smooth, stable frequency response almost impossible. Best results are obtained by soldering the device onto the board.



# 10.2 Layout Example



Figure 38. Layout Example



# 11 Device and Documentation Support

#### 11.1 Documentation Support

#### 11.1.1 Related Documentation

For related documentation see the following:

PowerPAD™ Thermally Enhanced Package, SLMA002

#### 11.2 Trademarks

PowerPAD is a trademark of Texas Instruments, Inc.
All other trademarks are the property of their respective owners.

#### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms and definitions.

# 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp       | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|---------------------|--------------|-------------------------|---------|
| THS6226AIRHBR    | ACTIVE | VQFN         | RHB                | 32   | 3000           | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | HS6226A<br>IRHB         | Samples |
| THS6226AIRHBT    | ACTIVE | VQFN         | RHB                | 32   | 250            | RoHS & Green | NIPDAU                        | Level-3-260C-168 HR | -40 to 85    | HS6226A<br>IRHB         | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

PACKAGE MATERIALS INFORMATION

www.ti.com 18-Aug-2014

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| THS6226AIRHBR | VQFN            | RHB                | 32 | 3000 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |
| THS6226AIRHBT | VQFN            | RHB                | 32 | 250  | 180.0                    | 12.4                     | 5.3        | 5.3        | 1.1        | 8.0        | 12.0      | Q2               |

www.ti.com 18-Aug-2014



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| THS6226AIRHBR | VQFN         | RHB             | 32   | 3000 | 367.0       | 367.0      | 35.0        |
| THS6226AIRHBT | VQFN         | RHB             | 32   | 250  | 210.0       | 185.0      | 35.0        |

5 x 5, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224745/A





PLASTIC QUAD FLATPACK - NO LEAD



#### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated