# 1.8V Differential 2:1 Mux Input to 1.2V/1.8V 1:6 CML Clock/Data Fanout Buffer / Translator

### Multi-Level Inputs w/ Internal Termination Description

The NB7V586M is a differential 1–to–6 CML Clock/Data Distribution chip featuring a 2:1 Clock/Data input multiplexer with an input select pin. The  $INx/\overline{INx}$  inputs incorporate internal 50  $\Omega$  termination resistors and will accept differential LVPECL, CML, or LVDS logic levels (see Figure 12). The  $INx/\overline{INx}$  inputs and core logic are powered with a 1.8 V supply. The NB7V586M produces six identical differential CML output copies of Clock or Data. The outputs are configured as three banks of two differential pair. Each bank (or all three banks) have the flexibility of being powered by any combination of either a 1.8 V or 1.2 V supply.

The 16 mA differential CML output structure provides matching internal 50  $\Omega$  source terminations and 400 mV output swings when externally terminated with a 50  $\Omega$  resistor to  $V_{CCO}x$  (see Figure 11).

The 1:6 fanout design was optimized for low output skew and minimal jitter and is ideal for SONET, GigE, Fiber Channel, Backplane and other Clock/Data distribution applications operating up to 6 GHz or 10 Gb/s typical. The  $V_{REFAC}$  reference outputs can be used to rebias capacitor–coupled differential or single–ended input signals.

The NB7V586M is offered in a low profile 5x5 mm 32-pin Pb-Free QFN package. Application notes, models, and support documentation are available at www.onsemi.com.

The NB7V586M is a member of the GigaComm<sup>™</sup> family of high performance clock products.

#### **Features**

- Maximum Input Data Rate > 10 Gb/s Typical
- Data Dependent Jitter < 10 ps
- Maximum Input Clock Frequency > 6 GHz Typical
- Random Clock Jitter < 0.8 ps RMS, Max
- Low Skew 1:6 CML Outputs, 20 ps Max
- 2:1 Multi-Level Mux Inputs
- 175 ps Typical Propagation Delay
- 50 ps Typical Rise and Fall Times
- Differential CML Outputs, 330 mV Peak-to-Peak, Typical
- Operating Range: V<sub>CC</sub> = 1.71 V to 1.89 V
- Operating Range: V<sub>CCO</sub>x = 1.14 V to 1.89 V
- Internal 50  $\Omega$  Input Termination Resistors
- V<sub>REFAC</sub> Reference Output
- QFN32 Package, 5 mm x 5 mm
- −40°C to +85°C Ambient Operating Temperature
- These are Pb-Free Devices



#### ON Semiconductor®

http://onsemi.com

#### MARKING DIAGRAM\*



QFN32 MN SUFFIX CASE 488AM



= Assembly Location

WL = Wafer Lot
YY = Year
WW = Work Week
G or • = Pb-Free Package

#### SIMPLIFIED LOGIC DIAGRAM



#### **ORDERING INFORMATION**

See detailed ordering and shipping information in the package dimensions section on page 7 of this data sheet.

<sup>\*</sup>For additional marking information, refer to Application Note AND8002/D.



**Table 1. INPUT SELECT FUNCTION TABLE** 

| SEL* | CLK Input Selected |
|------|--------------------|
| 0    | INO                |
| 1    | IN1                |

<sup>\*</sup>Defaults HIGH when left open.

Figure 1. 32-Lead QFN Pinout (Top View)

#### **Table 2. PIN DESCRIPTION**

| Pin                      | Name                                                                                                                                                                                                                                                                     | I/O                        | Description                                                                                                                                                                                                                                                                                                       |
|--------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,4<br>5,8               | INO, <u>INO</u><br>IN1, <u>IN1</u>                                                                                                                                                                                                                                       | LVPECL, CML,<br>LVDS Input | Non-inverted, Inverted, Differential Inputs                                                                                                                                                                                                                                                                       |
| 2,6                      | VT0, VT1                                                                                                                                                                                                                                                                 |                            | Internal 100 Ω Center-tapped Termination Pin for IN0/IN0 and IN1/IN1                                                                                                                                                                                                                                              |
| 31                       | SEL                                                                                                                                                                                                                                                                      | LVTTL/LVCMOS<br>Input      | Input Select pin; LOW for IN0 Inputs, HIGH for IN1 Inputs; defaults HIGH when left open                                                                                                                                                                                                                           |
| 10                       | NC                                                                                                                                                                                                                                                                       | -                          | No Connect                                                                                                                                                                                                                                                                                                        |
| 30                       | VCC                                                                                                                                                                                                                                                                      | -                          | 1.8 V Positive Supply Voltage for the Inputs and Core Logic.                                                                                                                                                                                                                                                      |
| 25                       | VCCO1                                                                                                                                                                                                                                                                    |                            | 1.2 V or 1.8 V Positive Supply Voltage for the Q0, $\overline{\mathrm{Q0}}$ , Q1, $\overline{\mathrm{Q1}}$ CML Outputs                                                                                                                                                                                            |
| 18, 23                   | VCCO2                                                                                                                                                                                                                                                                    | -                          | 1.2 V or 1.8 V Positive Supply Voltage for the Q2, Q2, Q3, Q3 CML Outputs                                                                                                                                                                                                                                         |
| 11, 16                   | 11, 16 VCCO3  29, 28 Q0, \overline{Q0} CML Output  27, 26 Q1, \overline{Q1} CML Output  22, 21 Q2, \overline{Q2} CML Output  20, 19 Q3, \overline{Q3} CML Output  15, 14 Q4, \overline{Q4} 1.2 V or 1.8 V CML Output  15, 14 Q5, \overline{Q5} CML Output  9, 17, Q4, 32 |                            | 1.2 V or 1.8 V Positive Supply Voltage for the Q4, Q4, Q5, Q5 CML Outputs                                                                                                                                                                                                                                         |
|                          |                                                                                                                                                                                                                                                                          |                            | Non-inverted, Inverted Differential Outputs; powered by VCCO1 (Notes 1 and 2).                                                                                                                                                                                                                                    |
|                          |                                                                                                                                                                                                                                                                          |                            | Non-inverted, Inverted Differential Outputs; powered by VCCO2 (Notes 1 and 2).                                                                                                                                                                                                                                    |
| ,                        |                                                                                                                                                                                                                                                                          |                            | Non-inverted, Inverted Differential Outputs; powered by VCCO3 (Notes 1 and 2).                                                                                                                                                                                                                                    |
|                          |                                                                                                                                                                                                                                                                          |                            | Negative Supply Voltage, connected to Ground                                                                                                                                                                                                                                                                      |
| 3 VREFAC0 –<br>7 VREFAC1 |                                                                                                                                                                                                                                                                          | -                          | Output Voltage Reference for Capacitor-Coupled Inputs, only                                                                                                                                                                                                                                                       |
| -                        | EP                                                                                                                                                                                                                                                                       | -                          | The Exposed Pad (EP) on the QFN-32 package bottom is thermally connected to the die for improved heat transfer out of package. The exposed pad must be attached to a heat-sinking conduit. The pad is electrically connected to the die, and must be electrically and thermally connected to GND on the PC board. |

In the differential configuration when the input termination pins (VT0, VT1) are connected to a common termination voltage or left open, and
if no signal is applied on INn/INn input, then, the device will be susceptible to self-oscillation. Qn/Qn outputs have internal 50 Ω source
termination resistors.

<sup>2.</sup> All  $V_{CC}$ , VCC0x and GND pins must be externally connected to a power supply for proper operation.

Table 3. ATTRIBUTES

| Charact                                                                                                                                                                              | eristics | Value                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------|
| ESD Protection Human Body Model Machine Model  Input Pullup Resistor (R <sub>PU</sub> )  Moisture Sensitivity (Note 3)  Flammability Rating Oxygen Index: 28 to 34  Transistor Count |          | > 2 kV<br>> 200 V    |
|                                                                                                                                                                                      |          | 75 kΩ                |
|                                                                                                                                                                                      |          | Level 1              |
|                                                                                                                                                                                      |          | UL 94 V-0 @ 0.125 in |
|                                                                                                                                                                                      |          | 308                  |
| Meets or exceeds JEDEC Spec                                                                                                                                                          |          |                      |

<sup>3.</sup> For additional information, see Application Note AND8003/D.

**Table 4. MAXIMUM RATINGS** 

| Symbol                                                          | Parameter                                                     | Condition 1         | Condition 2                        | Rating                        | Unit         |
|-----------------------------------------------------------------|---------------------------------------------------------------|---------------------|------------------------------------|-------------------------------|--------------|
| V <sub>CC</sub>                                                 | Positive Power Supply                                         | GND = 0 V           |                                    | 3.0                           | V            |
| V <sub>CCOx</sub>                                               | Positive Power Supply                                         | GND = 0 V           |                                    | 3.0                           | V            |
| V <sub>IO</sub>                                                 | Input/Output Voltage                                          | GND = 0 V           | $-0.5 \le V_{IO} \le V_{CC} + 0.5$ | -0.5 to V <sub>CC</sub> + 0.5 | V            |
| V <sub>INPP</sub>                                               | Differential Input Voltage  IN <sub>x</sub> - IN <sub>x</sub> |                     |                                    | 1.89                          | V            |
| I <sub>IN</sub>                                                 | Input Current Through R $_{T}$ (50 $\Omega$ Resistor)         |                     |                                    | ± 40                          | mA           |
| I <sub>OUT</sub>                                                | Output Current                                                | Continuous<br>Surge |                                    | 34<br>40                      | mA           |
| I <sub>VFREFAC</sub>                                            | V <sub>REFAC</sub> Sink/Source Current                        |                     |                                    | ±1.5                          | mA           |
| T <sub>A</sub>                                                  | Operating Temperature Range                                   |                     |                                    | -40 to +85                    | °C           |
| T <sub>stg</sub>                                                | Storage Temperature Range                                     |                     |                                    | -65 to +150                   | °C           |
| $\theta_{JA}$ Thermal Resistance (Junction-to-Ambient) (Note 4) |                                                               | 0 lfpm<br>500 lfpm  | QFN-32<br>QFN-32                   | 31<br>27                      | °C/W<br>°C/W |
| $\theta_{\text{JC}}$                                            | Thermal Resistance (Junction-to-Case) (Note 4)                | Standard Board      | QFN-32                             | 12                            | °C/W         |
| T <sub>sol</sub>                                                | Wave Solder Pb-Free                                           |                     |                                    | 265                           | °C           |

Stresses exceeding Maximum Ratings may damage the device. Maximum Ratings are stress ratings only. Functional operation above the Recommended Operating Conditions is not implied. Extended exposure to stresses above the Recommended Operating Conditions may affect device reliability.

4. JEDEC standard multilayer board – 2S2P (2 signal, 2 power) with 8 filled thermal vias under exposed pad.

 $\textbf{Table 5. DC CHARACTERISTICS - CML OUTPUT} \ \ V_{CC} = 1.8 \ V \ \pm 5\%, \ V_{CCO1} = 1.2 \ V \ \pm 5\% \ \ \text{or } 1.8 \ V \ \pm 5\%, \ V_{CCO2} = 1.2 \ V \ \pm 5\%$ or 1.8 V  $\pm$ 5%, V<sub>CCO3</sub> = 1.2 V  $\pm$ 5% or 1.8 V  $\pm$ 5%, GND = 0 V, T<sub>A</sub> = -40°C to 85°C (Note 5)

| Symbol                                         | Characteristic                                                                                                                                     | Min                                    | Тур                                    | Max                                    | Unit |  |
|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|----------------------------------------|----------------------------------------|------|--|
| POWER SUPPLY CURRENT (Inputs and Outputs open) |                                                                                                                                                    |                                        |                                        |                                        |      |  |
| I <sub>CC</sub>                                | Power Supply Current for V <sub>CC</sub> (Inputs and Outputs Open)<br>Power Supply Current for VCCOx (Inputs and Outputs Open)                     |                                        | 75<br>95                               | 125<br>105                             | mA   |  |
| CML OUT                                        | PUTS (Note 6)                                                                                                                                      |                                        |                                        |                                        |      |  |
| V <sub>OH</sub>                                | Output HIGH Voltage $ \begin{array}{c} V_{CC} = 1.8 \ V, \ VCCOx = 1.8 \ V \\ V_{CC} = 1.8 \ V, \ VCCOx = 1.2 \ V \\ \end{array} $                 | V <sub>CCOx</sub> - 40<br>1760<br>1160 | V <sub>CCOx</sub> - 20<br>1780<br>1180 | V <sub>CCOx</sub><br>1800<br>1200      | mV   |  |
| V <sub>OL</sub>                                | Output LOW Voltage $ \begin{array}{c} V_{CC} = 1.8 \text{ V, VCCOx} = 1.8 \text{ V} \\ V_{CC} = 1.8 \text{ V, VCCOx} = 1.2 \text{ V} \end{array} $ | V <sub>CCOx</sub> – 500<br>1300<br>700 | V <sub>CCOx</sub> - 400<br>1400<br>800 | V <sub>CCOx</sub> – 275<br>1525<br>925 | mV   |  |
| DIFFERE                                        | NTIAL INPUTS DRIVEN SINGLE-ENDED (Note 7) (Figure 6)                                                                                               |                                        |                                        |                                        |      |  |
| V <sub>th</sub>                                | Input Threshold Reference Voltage Range (Note 8)                                                                                                   | 1050                                   |                                        | V <sub>CC</sub> – 100                  | mV   |  |
| V <sub>IH</sub>                                | Single-Ended Input HIGH Voltage                                                                                                                    | V <sub>th</sub> + 100                  |                                        | V <sub>CC</sub>                        | mV   |  |
| $V_{IL}$                                       | Single-Ended Input LOW Voltage                                                                                                                     | GND                                    |                                        | V <sub>th</sub> – 100                  | mV   |  |
| $V_{ISE}$                                      | Single–Ended Input Voltage $(V_{IH} - V_{IL})$                                                                                                     | 200                                    |                                        | 1200                                   | mV   |  |
| V <sub>REFAC</sub>                             |                                                                                                                                                    |                                        |                                        |                                        |      |  |
| V <sub>REFAC</sub>                             | Output Reference Voltage @ 100 $\mu\text{A}$ for Capacitor – Coupled Inputs, Only                                                                  | V <sub>CC</sub> – 550                  | V <sub>CC</sub> – 450                  | V <sub>CC</sub> – 300                  | mV   |  |
| DIFFERE                                        | NTIAL INPUTS DRIVEN DIFFERENTIALLY (Note 9) (Figures 4 and                                                                                         | d 7)                                   |                                        |                                        |      |  |
| $V_{IHD}$                                      | Differential Input HIGH Voltage (IN, $\overline{\text{IN}}$ )                                                                                      | 1100                                   |                                        | V <sub>CC</sub>                        | mV   |  |
| $V_{\text{ILD}}$                               | Differential Input LOW Voltage (IN, $\overline{\text{IN}}$ )                                                                                       | GND                                    |                                        | V <sub>CC</sub> – 100                  | mV   |  |
| $V_{\text{ID}}$                                | Differential Input Voltage (IN, $\overline{\text{IN}}$ ) (V <sub>IHD</sub> – V <sub>ILD</sub> )                                                    | 100                                    |                                        | 1200                                   | mV   |  |
| $V_{CMR}$                                      | Input Common Mode Range (Differential Configuration, Note 10) (Figure 9)                                                                           | 1050                                   |                                        | V <sub>CC</sub> – 50                   | mV   |  |
| I <sub>IH</sub>                                | Input HIGH Current IN/IN (VTO / VT1 Open)                                                                                                          | -150                                   |                                        | 150                                    | μΑ   |  |
| I <sub>IL</sub>                                | Input LOW Current IN/IN (VTO / VT1 Open)                                                                                                           | -150                                   |                                        | 150                                    | μΑ   |  |
| CONTRO                                         | L INPUT (SEL Pin)                                                                                                                                  |                                        |                                        |                                        |      |  |
| V <sub>IH</sub>                                | Input HIGH Voltage for Control Pin                                                                                                                 | V <sub>CC</sub> x 0.65                 |                                        | V <sub>CC</sub>                        | mV   |  |
| V <sub>IL</sub>                                | Input LOW Voltage for Control Pin                                                                                                                  |                                        |                                        | V <sub>CC</sub> x 0.35                 | mV   |  |
| I <sub>IH</sub>                                | Input HIGH Current                                                                                                                                 |                                        | 20                                     | +150                                   | μΑ   |  |
| I <sub>IL</sub>                                | Input LOW Current                                                                                                                                  |                                        | 5                                      | +150                                   | μΑ   |  |
| TERMINATION RESISTORS                          |                                                                                                                                                    |                                        |                                        |                                        |      |  |
| R <sub>TIN</sub>                               | Internal Input Termination Resistor (Measured from INx to VTx)                                                                                     | 45                                     | 50                                     | 55                                     | Ω    |  |
| R <sub>TOUT</sub>                              | Internal Output Termination Resistor                                                                                                               | 45                                     | 50                                     | 55                                     | Ω    |  |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 5. Input parameters vary 1:1 with V<sub>CC</sub>. and output parameters vary 1:1 with V<sub>CCOx</sub>.
  6. CML outputs (Qn/Qn) have internal 50 Ω source termination resistors and must be externally terminated with 50 Ω to V<sub>CCOx</sub> for proper operation.
- 7.  $V_{th}$ ,  $V_{IH}$ ,  $V_{IL}$  and  $V_{ISE}$  parameters must be complied with simultaneously.

  8.  $V_{th}$  is applied to the complementary input when operating in single–ended mode.
- 9. V<sub>IHD</sub>, V<sub>ILD</sub>, V<sub>ID</sub> and V<sub>CMR</sub> parameters must be complied with simultaneously.

  10. V<sub>CMR</sub> min varies 1:1 with GND, V<sub>CMR</sub> max varies 1:1 with V<sub>CC</sub>. The V<sub>CMR</sub> range is referenced to the most positive side of the differential input signal.

**Table 6. AC CHARACTERISTICS**  $V_{CC} = 1.8 \text{ V} \pm 5\%$ ,  $V_{CCO1} = 1.2 \text{ V} \pm 5\%$  or  $1.8 \text{ V} \pm 5\%$ ,  $V_{CCO2} = 1.2 \text{ V} \pm 5\%$  or  $1.8 \text{ V} \pm 5\%$ , or  $1.8 \text{ V} \pm 5\%$ , GND = 0 V,  $T_A = -40^{\circ}\text{C}$  to  $85^{\circ}\text{C}$  (Note 11)

| Symbol                              | Characteristic                                                                                                                         |            | Тур | Max        | Unit               |
|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|------------|-----|------------|--------------------|
| f <sub>MAX</sub>                    | Maximum Input Clock Frequency, V <sub>OUTPP</sub> ≥ 200 mV                                                                             | 4.0        | 6.0 |            | GHz                |
| f <sub>DATAMAX</sub>                | Maximum Operating Input Data Rate (PRBS23)                                                                                             | 10         |     |            | Gbps               |
| V <sub>OUTPP</sub>                  | Output Voltage Amplitude (See Figures 4, Note 15) $f_{\text{in}} \leq 4.0 \text{ GHz}$                                                 | 200        | 330 |            | mV                 |
| t <sub>PLH</sub> , t <sub>PHL</sub> | Propagation Delay to Output Differential @ 1 GHz, $IN_x/IN_x$ to $Q_n/\overline{Q_n}$ Measured at Differential Crosspoint SEL to $Q_n$ | 125<br>125 | 175 | 250<br>300 | ps                 |
| t <sub>PLH</sub> TC                 | Propagation Delay Temperature Coefficient                                                                                              |            | 100 |            | fs/°C              |
| tskew                               | Output - Output Skew (Within Device) (Note 12)<br>Device - Device Skew (t <sub>pd</sub> Max - t <sub>pdmin</sub> )                     |            |     | 30<br>50   | ps                 |
| t <sub>DC</sub>                     | Output Clock Duty Cycle (Reference Duty Cycle = 50%) $f_{in} \le 4.0 \text{ GHz}$                                                      | 45         | 50  | 55         | %                  |
| t <sub>JITTER</sub>                 | Output Random Jitter (RJ) (Note 13) $f_{in} \le 4.0 \text{ GHz}$<br>Deterministic Jitter (DJ) (Note 14) 10 Gbps                        |            | 0.2 | 0.8<br>10  | ps rms<br>ps pk-pk |
| V <sub>INPP</sub>                   | Input Voltage Swing (Differential Configuration) (Note 15)                                                                             | 100        |     | 1200       | mV                 |
| t <sub>r</sub> , t <sub>f</sub>     | Output Rise/Fall Times @ 1 GHz (20% – 80%) Q <sub>n</sub> , Q <sub>n</sub>                                                             |            | 50  | 65         | ps                 |

NOTE: Device will meet the specifications after thermal equilibrium has been established when mounted in a test socket or printed circuit board with maintained transverse airflow greater than 500 lfpm. Electrical parameters are guaranteed only over the declared operating temperature range. Functional operation of the device exceeding these conditions is not implied. Device specification limit values are applied individually under normal operating conditions and not valid simultaneously.

- 11. Measured using a 400 mV source, 50% duty cycle clock source. All outputs must be loaded with external 50 Ω to V<sub>CCOx</sub>. Input edge rates 40 ps (20% 80%).
- 12. Skew is measured between outputs under identical transitions and conditions. Duty cycle skew is defined only for differential operation when the delays are measured from cross–point of the inputs to the crosspoint of the outputs.
- 13. Additive RMS jitter with 50% duty cycle clock signal.
- 14. Additive Peak-to-Peak data dependent jitter with input NRZ data at PRBS23.
- 15. Input and output voltage swing is a single-ended measurement operating in differential mode.



Figure 2. Output Voltage Amplitude (V<sub>OUTPP</sub>) vs. Input Frequency (f<sub>in</sub>) at Ambient Temperature (Typical)



Figure 3. Input Structure





Figure 4. Differential Inputs Driven Differentially

Figure 5. AC Reference Measurement



Figure 6. Differential Input Driven Single-Ended



Figure 7. Differential Inputs Driven Differentially



Figure 8. V<sub>th</sub> Diagram



Figure 9. V<sub>CMR</sub> Diagram



Figure 10. Typical CML Output Structure and Termination



Figure 11. LVPECL Interface

Figure 12. LVDS Interface



Figure 13. Standard 50  $\Omega$  Load CML Interface

Figure 14. Capacitor–Coupled Differential Interface (V<sub>T</sub> Connected to V<sub>REFAC</sub>)

\*V\_REFAC bypassed to ground with a 0.01  $\mu\text{F}$  capacitor

#### **ORDERING INFORMATION**

| Device                      | Package            | Shipping <sup>†</sup> |  |  |
|-----------------------------|--------------------|-----------------------|--|--|
| NB7V586MMNG QFN32 (Pb-Free) |                    | 74 Units / Rail       |  |  |
| NB7V586MMNR4G               | QFN32<br>(Pb-Free) | 1000 / Tape & Reel    |  |  |

<sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D.





#### **RECOMMENDED** SOLDERING FOOTPRINT\*



## QFN32 5x5, 0.5P

**DATE 23 OCT 2013** 

#### NOTES:

- 1. DIMENSIONS AND TOLERANCING PER
- ASME Y14.5M, 1994.
  2. CONTROLLING DIMENSION: MILLIMETERS.
  3. DIMENSION & APPLIES TO PLATED TERMINAL AND IS MEASURED BETWEEN
- 0.15 AND 0.30MM FROM THE TERMINAL TIP. COPLANARITY APPLIES TO THE EXPOSED PAD AS WELL AS THE TERMINALS.

|     | MILLIMETERS |      |  |
|-----|-------------|------|--|
| DIM | MIN         | MAX  |  |
| Α   | 0.80        | 1.00 |  |
| A1  |             | 0.05 |  |
| A3  | 0.20        | REF  |  |
| b   | 0.18        | 0.30 |  |
| D   | 5.00        | BSC  |  |
| D2  | 2.95        | 3.25 |  |
| E   | 5.00        | BSC  |  |
| E2  | 2.95        | 3.25 |  |
| е   | 0.50 BSC    |      |  |
| K   | 0.20        |      |  |
| L   | 0.30        | 0.50 |  |
| 11  |             | 0.15 |  |

#### **GENERIC MARKING DIAGRAM\***



XXXXX = Specific Device Code

= Assembly Location WL = Wafer Lot

= Year VV WW = Work Week = Pb-Free Package

(Note: Microdot may be in either loca-

tion) \*This information is generic. Please refer to device data sheet for actual part marking.

Pb-Free indicator, "G" or microdot " ■", may or may not be present.

| "For additional information on our Pb-Free strategy and soldering |
|-------------------------------------------------------------------|
| details, please download the ON Semiconductor Soldering and       |
| Mounting Techniques Reference Manual, SOLDERRM/D.                 |
|                                                                   |

| DOCHMENT NUMBER OF ASSOCIATION |                | Electronic versions are uncontrolled except when accessed directly from the Document Repository.<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |
|--------------------------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|
| DESCRIPTION:                   | QFN32 5x5 0.5P |                                                                                                                                                                                     | PAGE 1 OF 1 |  |

ON Semiconductor and un are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the

ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and

#### **PUBLICATION ORDERING INFORMATION**

LITERATURE FULFILLMENT:
Email Requests to: orderlit@onsemi.com

ON Semiconductor Website: www.onsemi.com

TECHNICAL SUPPORT
North American Technical Support:
Voice Mail: 1 800-282-9855 Toll Free USA/Canada

Europe, Middle East and Africa Technical Support: a Phone: 00421 33 790 2910

Phone: 011 421 33 790 2910 For additional information, please contact your local Sales Representative