



TPS25810-Q1

SLVSD95-NOVEMBER 2016

# TPS25810-Q1 USB Type-C DFP Controller and Power Switch With Load Detection

Technical

Documents

Sample &

Buy

## 1 Features

- USB Type-C Rev. 1.2 Compliant DFP Controller
- Connector Attach or Detach Detection
- STD, 1.5-A, or 3-A Capability Advertisement on CC
- Super-Speed Polarity Determination
- V<sub>BUS</sub> Application and Discharge
- V<sub>CONN</sub> Application to Electronically Marked Cable
- · Audio and Debug Accessory Identification
- 0.7-µA (typ) I<sub>DDQ</sub> When Port Is Unattached
- Three Input Supply Options
  - IN1: USB Charging Supply
  - IN2: V<sub>CONN</sub> Supply
  - AUX: Device Power Supply
- Power Wake Supports Low Power in System Hibernate (S4) and OFF (S5) Power States
- 34-mΩ (typ) High-Side MOSFET
- Programmable 1.7-A or 3.4-A I<sub>LIM</sub> (±7.1%)
- Port Power Management Enables Power Resource Optimization Across Multiple Ports
- Package: 20-Pin WQFN (3 x 4) <sup>(1)</sup>

## 2 Applications

- Automotive Infotainment Systems
- Automotive Back-seat USB Charging

## 3 Description

Tools &

Software

The TPS25810-Q1 device is a USB Type-C downstream-facing port (DFP) controller with an integrated 3-A rated USB power switch. The TPS25810-Q1 device monitors the Type-C configuration channel (CC) lines to determine when a USB device is attached. If an upstream-facing port (UFP) device is attached, the TPS25810-Q1 device applies power to V<sub>BUS</sub> and communicates the selectable V<sub>BUS</sub> current-sourcing capability to the UFP via the pass-through CC line. If the UFP is attached using an electronically marked cable, the TPS25810-Q1 device also applies V<sub>CONN</sub> power to the cable CC pin. The TPS25810-Q1 device also identifies when Type-C audio or debug accessories are attached.

Support &

Community

**.**...

The TPS25810-Q1 device draws less than 0.7  $\mu$ A (typ) when no device is attached. Additional system power saving is achievable<u>in</u> the S4 and S5 system power states by using the UFP output to disable the high-power 5-V supply when no UFP is attached. In this mode, the device is capable of running from an auxiliary supply (AUX), which can be a lower-voltage supply (3.3 V), typically powering the system  $\mu$ C in low-power states (S4 and S5).

The TPS25810-Q1 34-m $\Omega$  power switch has two selectable fixed-current limits that align with the Type-C current levels. The FAULT output signals when the switch is in an <u>overcurrent</u> or overtemperature condition. The LD\_DET output controls power management to multiple high-current Type-C ports in an environment where all ports cannot simultaneously provide high current (3 A).

#### Device Information<sup>(1)</sup>

|             |           | =                 |
|-------------|-----------|-------------------|
| PART NUMBER | PACKAGE   | BODY SIZE (NOM)   |
| TPS25810-Q1 | WQFN (20) | 3.00 mm x 4.00 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

(1) CC pins are IEC-61000-4-2 rated



Texas Instruments

www.ti.com

# **Table of Contents**

| 1 | Feat | tures                            | 1   |
|---|------|----------------------------------|-----|
| 2 | Арр  | lications                        | 1   |
| 3 | Des  | cription                         | 1   |
| 4 | Rev  | ision History                    | 2   |
| 5 | Pin  | Configuration and Functions      | 3   |
| 6 | Spe  | cifications                      | 5   |
|   | 6.1  | Absolute Maximum Ratings         | . 5 |
|   | 6.2  | ESD Ratings                      | 5   |
|   | 6.3  | Recommended Operating Conditions |     |
|   | 6.4  | Thermal Information              |     |
|   | 6.5  | Electrical Characteristics       |     |
|   | 6.6  | Switching Characteristics        | . 8 |
|   | 6.7  | Typical Characteristics          | 10  |
| 7 | Deta | ailed Description                | 12  |
|   | 7.1  | Overview                         | 12  |
|   | 7.2  | Functional Block Diagram         | 14  |
|   | 7.3  | Feature Description              | 14  |
|   |      |                                  |     |

|    | 7.4   | Device Functional Modes                         | 23 |
|----|-------|-------------------------------------------------|----|
| 8  | Appl  | ication and Implementation                      | 25 |
|    | 8.1   | Application Information                         | 25 |
|    | 8.2   | Typical Applications                            | 25 |
| 9  | Pow   | er Supply Recommendations                       | 30 |
| 10 | Laye  | out                                             | 31 |
|    | 10.1  | Layout Guidelines                               | 31 |
|    | 10.2  | Layout Example                                  | 32 |
| 11 | Dev   | ice and Documentation Support                   | 33 |
|    | 11.1  | Device Support                                  | 33 |
|    | 11.2  | Documentation Support                           | 33 |
|    | 11.3  | Receiving Notification of Documentation Updates | 33 |
|    | 11.4  | Community Resources                             | 33 |
|    | 11.5  | Trademarks                                      | 33 |
|    | 11.6  | Electrostatic Discharge Caution                 | 33 |
|    | 11.7  | Glossary                                        | 33 |
| 12 |       | hanical, Packaging, and Orderable               |    |
|    | Infor | mation                                          | 33 |
|    |       |                                                 |    |

# 4 Revision History

| DATE          | REVISION | NOTE            |
|---------------|----------|-----------------|
| November 2016 | *        | Initial release |



# 5 Pin Configuration and Functions



#### **Pin Functions**

| PIN I/C |         | 1/0 | DESCRIPTION                                                                                                                                                                                  |  |
|---------|---------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| NO.     | NAME    | 1/0 | DESCRIPTION                                                                                                                                                                                  |  |
| 1       | FAULT   | 0   | Fault event indicator. Open-drain logic output that asserts low to indicate a current-limit or thermal-<br>shutdown event due to overtemperature.                                            |  |
| 2       | IN1     | I   | V <sub>BUS</sub> input supply. Internal power switch connects IN1 to OUT.                                                                                                                    |  |
| 3       | IN1     | Ι   | V <sub>BUS</sub> input supply. Internal power switch connects IN1 to OUT.                                                                                                                    |  |
| 4       | IN2     | Ι   | $V_{\text{CONN}}$ input supply. Internal power switch connects IN2 to CC1 or CC2. Short to IN1 if only one supply is used.                                                                   |  |
| 5       | AUX     | I   | Auxiliary input supply. Connect to an always-alive system rail to use the power-wake feature. Short to IN1 and IN2 if only one supply is used.                                               |  |
| 6       | EN      | Ι   | Enable logic input. Turns the device on and off                                                                                                                                              |  |
| 7       | CHG     | I   | Charge-logic input to select between standard USB (500 mA for a Type-C receptacle support only USB 2.0, and 900 mA for Type-C receptacle supporting USB 3.1) or a Type-C current-sc ability. |  |
| 8       | CHG_HI  | Ι   | High-charge logic input to select between 1.5-A and 3-A Type-C current sourcing capability. Valid when CHG is set to Type-C current.                                                         |  |
| 9       | REF_RTN | I   | Precision signal-reference return. Connect to the REF pin via a 100-k $\Omega$ , 1% resistor.                                                                                                |  |
| 10      | REF     | I   | Analog input used to generate the internal current reference. Connect a 1% or better, 100-ppm, $100-k\Omega$ resistor between this pin and REF_RTN.                                          |  |
| 11      | CC1     | I/O | Analog input/output that connects to the Type-C receptacle CC1 pin                                                                                                                           |  |
| 12      | GND     | _   | Power ground                                                                                                                                                                                 |  |
| 13      | CC2     | I/O | Analog input/output that connects to the Type-C receptacle CC2 pin.                                                                                                                          |  |
| 14      | OUT     | 0   | Power switch output                                                                                                                                                                          |  |
| 15      | OUT     | 0   | Power switch output                                                                                                                                                                          |  |
| 16      | DEBUG   | 0   | Open-drain logic output that asserts when a Type-C debug accessory is identified on the CC lines.                                                                                            |  |
| 17      | AUDIO   | 0   | Open-drain logic output that asserts when a Type-C audio accessory is identified on the CC lines.                                                                                            |  |

Copyright © 2016, Texas Instruments Incorporated

TEXAS INSTRUMENTS

www.ti.com

# Pin Functions (continued)

| Р   | IN          | I/O | DESCRIPTION                                                                                                                                                                                                                              |
|-----|-------------|-----|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME        | 20  | DESCRIPTION                                                                                                                                                                                                                              |
| 18  | POL         | 0   | Polarity open-drain logic output that signals which Type-C CC pin is connected to the CC line. This gives the information needed to multiplex the super-speed lines. Asserted when the CC2 pin is connected to the CC line in the cable. |
| 19  | UFP         | 0   | Open-drain logic output that asserts when a Type-C UFP is identified on the CC lines.                                                                                                                                                    |
| 20  | LD_DET      | 0   | Load-detect open-drain logic output that signals when a device set to source Type-C 3-A current is sourcing over 1.95 A, nominal.                                                                                                        |
| _   | Thermal pad | _   | Thermal pad on the bottom of the package. The thermal pad is internally connected to GND and is used to heat-sink the device to the circuit board. Connect the thermal pad to the GND plane.                                             |



## 6 Specifications

#### 6.1 Absolute Maximum Ratings

over operating free-air temperature range, voltages are respect to GND (unless otherwise noted) <sup>(1)</sup>

|                                                                                                                                                |                                                                                           | MIN  | MAX                               | UNIT |
|------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|------|-----------------------------------|------|
| Pin positive source current, I <sub>SRC</sub><br>Pin positive sink current, I <sub>SNK</sub><br>Operating junction temperature, T <sub>J</sub> | IN1, IN2, AUX, EN, CHG, CHG_HI, REF, OUT, LD_DET, FAULT, CC1, CC2, UFP, POL, AUDIO, DEBUG | -0.3 | 7                                 | V    |
| Pin voltage, V                                                                                                                                 | REF_RTN                                                                                   |      | Internally<br>connected<br>to GND | V    |
| Pin positive source current, I <sub>SRC</sub>                                                                                                  | OUT, REF, CC1, CC2                                                                        |      | Internally<br>limited             | А    |
|                                                                                                                                                | OUT (while applying V <sub>BUS</sub> )                                                    |      | 5                                 | А    |
| Pin positive sink current low                                                                                                                  | CC1, CC2 (while applying V <sub>CONN</sub> )                                              |      | 1                                 | А    |
|                                                                                                                                                | LD_DET, FAULT, UFP, POL, AUDIO, DEBUG                                                     |      | Internally<br>limited             | mA   |
| Operating junction temperature, T <sub>J</sub>                                                                                                 |                                                                                           | -40  | 180                               | °C   |
| Storage temperature range, T <sub>stg</sub>                                                                                                    |                                                                                           | -65  | 150                               | °C   |

(1) Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 6.2 ESD Ratings

|                   |               |                                                             | VALUE   | UNIT |
|-------------------|---------------|-------------------------------------------------------------|---------|------|
|                   |               | Human-body model (HBM), per per AEC Q100-002 <sup>(2)</sup> | ±2 000  |      |
| V (1)             | Electrostatic | Charged-device model (CDM), per per AEC Q100-011            | ±500    | V    |
| $V_{(ESD)}^{(1)}$ | discharge     | 61000-4-2 contact discharge, CC1 and CC2 <sup>(3)</sup> IEC | ±8 000  | v    |
|                   |               | IEC 61000-4-2 air discharge, CC1 and CC2 <sup>(3)</sup>     | ±15 000 |      |

(1) Electrostatic discharge (ESD) to measure device sensitivity and immunity to damage caused by assembly line electrostatic discharges into the device.

(2) AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification.

(3) Surges per IEC61000-402, 1999 applied between CC1/CC2 and output ground of the TPS25810EVM-745.

## 6.3 Recommended Operating Conditions

Voltages are with respect to GND (unless otherwise noted)

|                        |                                              |                                               | MIN  | NOM | MAX             | UNIT |
|------------------------|----------------------------------------------|-----------------------------------------------|------|-----|-----------------|------|
|                        |                                              | IN1                                           | 4.5  |     | 6.5             |      |
| V <sub>IN</sub>        | Supply voltage                               | IN2                                           | 4.5  |     | 5.5             | V    |
|                        |                                              | AUX                                           | 2.9  |     | 5.5             |      |
| VI                     | Input voltage                                | EN, CHG, CHG_HI                               | 0    |     | 5.5             | V    |
| VIH                    | High-level input voltage                     | EN, CHG, CHG_HI                               | 1.17 |     |                 | V    |
| VIL                    | Low-level voltage                            | EN, CHG, CHG_HI                               |      |     | 0.63            | V    |
| V <sub>PU</sub>        | Pullup voltage                               | Used on LD_DET, FAULT, UFP, POL, AUDIO, DEBUG | 0    |     | 5.5             | V    |
|                        |                                              | OUT                                           |      |     | 3               | А    |
| I <sub>SRC</sub>       | Positive source current                      | CC1 or CC2 when supplying VCONN               |      |     | 250             | mA   |
| I <sub>SNK</sub>       | Positive sink current (10 ms moving average) | LD_DET, FAULT, UFP, POL, AUDIO, DEBUG         |      |     | 10              | mA   |
| I <sub>SNK_PULSE</sub> | Positive repetitive pulse sink current       | LD_DET, FAULT, UFP, POL, AUDIO, DEBUG         |      |     | rnally<br>mited | mA   |
| R <sub>REF</sub>       | Reference resistor                           |                                               | 98   | 100 | 102             | kΩ   |
| TJ                     | Operating junction temperature               |                                               | -40  |     | 125             | °C   |

#### 6.4 Thermal Information

|                       |                                              | TPS25810-Q1 |      |
|-----------------------|----------------------------------------------|-------------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | RVC (WQFN)  | UNIT |
|                       |                                              | 20 PINS     |      |
| $R_{	hetaJA}$         | Junction-to-ambient thermal resistance       | 39.3        | °C/W |
| $R_{\theta JC(top)}$  | Junction-to-case (top) thermal resistance    | 43.4        | °C/W |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 13          | °C/W |
| ΨЈТ                   | Junction-to-top characterization parameter   | 0.7         | °C/W |
| Ψјв                   | Junction-to-board characterization parameter | 13          | °C/W |
| R <sub>0JC(bot)</sub> | Junction-to-case (bottom) thermal resistance | 4.2         | °C/W |

(1) For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

## 6.5 Electrical Characteristics

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ,  $4.5 \ V \le V_{IN1} \le 6.5 \ V$ ,  $4.5 \ V \le V_{IN2} \le 5.5 \ V$ ,  $2.9 \ V \le V_{AUX} \le 5.5 \ V$ ;  $V_{EN} = V_{CHG} = V_{CHG_{HI}} = V_{AUX}$ ,  $R_{REF} = 100 \ k\Omega$ . Typical values are at 25°C. All voltages are with respect to GND.  $I_{OUT}$  and  $I_{OS}$  defined positive out of the indicated pin (unless otherwise noted)

|                     | PARAMETER                                                 | TEST CONDITIONS                                                                                                                                                                                                                  | MIN  | TYP  | MAX  | UNIT |
|---------------------|-----------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|------|
| OUT – PO            | WER SWITCH                                                |                                                                                                                                                                                                                                  |      |      |      |      |
|                     |                                                           | $T_{\rm J} = 25^{\circ} {\rm C}, \ {\rm I}_{\rm OUT} = 3 {\rm A}$                                                                                                                                                                |      | 34   | 37   |      |
| r <sub>DS(on)</sub> | On-resistance <sup>(1)</sup>                              | $-40^{\circ}C \le T_{J} \le 85^{\circ}C, I_{OUT} = 3 \text{ A}$                                                                                                                                                                  |      | 34   | 46   | mΩ   |
|                     |                                                           | $-40^{\circ}C \le T_{J} \le 125^{\circ}C, I_{OUT} = 3 A$                                                                                                                                                                         |      | 34   | 55   |      |
| I <sub>REV</sub>    | OUT to IN reverse leakage current                         | $ \begin{split} & V_{OUT} = 6.5 \text{ V}, V_{IN1} = V_{EN} = 0 \text{ V}, \\ & -40^{\circ}\text{C} \leq \text{T}_{\text{J}} \leq 85^{\circ}\text{C}, \\ & \text{I}_{\text{REV}} \text{ is current out of IN1 pin} \end{split} $ |      | 0    | 3    | μA   |
| OUT – CU            | RRENT LIMIT                                               | · · · · ·                                                                                                                                                                                                                        |      |      |      |      |
|                     |                                                           | $V_{CHG}$ = 0 V or $V_{CHG}$ = $V_{AUX}$ and $V_{CHG\_HI}$ = 0 V                                                                                                                                                                 | 1.58 | 1.7  | 1.82 |      |
| los                 | Short circuit current limit <sup>(1)</sup>                |                                                                                                                                                                                                                                  | 3.16 | 3.4  | 3.64 | A    |
|                     |                                                           | R <sub>REF</sub> = 10 Ω                                                                                                                                                                                                          |      |      | 7    |      |
| OUT - DIS           | CHARGE                                                    |                                                                                                                                                                                                                                  |      |      |      |      |
|                     | Discharge resistance                                      | $V_{OUT}$ = 4 V, UFP signature removed from<br>CC lines, time < $t_{w_DCHG}$                                                                                                                                                     | 400  | 500  | 600  | Ω    |
|                     | Bleed discharge resistance                                | $V_{OUT}$ = 4 V, No UFP signature on CC lines,<br>time > t <sub>w_DCHG</sub>                                                                                                                                                     | 100  | 150  | 250  | kΩ   |
| REF                 |                                                           |                                                                                                                                                                                                                                  |      |      |      |      |
| Vo                  | Output voltage                                            |                                                                                                                                                                                                                                  | 0.78 | 0.8  | 0.82 | V    |
| I <sub>OS</sub>     | Short circuit current                                     | R <sub>REF</sub> = 10 Ω                                                                                                                                                                                                          | 9.5  |      | 15.3 | μA   |
| FAULT               |                                                           |                                                                                                                                                                                                                                  |      |      | i    |      |
| V <sub>OL</sub>     | Output low voltage                                        | $I_{FAULT} = 1 \text{ mA}$                                                                                                                                                                                                       |      |      | 350  | mV   |
| I <sub>OFF</sub>    | Off-state leakage                                         | $V_{FAULT} = 5.5 V$                                                                                                                                                                                                              |      |      | 1    | μA   |
| LD_DET              |                                                           |                                                                                                                                                                                                                                  |      |      | i    |      |
| V <sub>OL</sub>     | Output low voltage                                        | $I_{LD_DET} = 1 \text{ mA}$                                                                                                                                                                                                      |      |      | 350  | mV   |
| I <sub>OFF</sub>    | Off-state leakage                                         | $V_{LD_DET} = 5.5 V$                                                                                                                                                                                                             |      |      | 1    | μA   |
| I <sub>TH</sub>     | OUT sourcing, rising threshold<br>current for load detect |                                                                                                                                                                                                                                  | 1.8  | 1.95 | 2.1  | А    |
|                     | Hysteresis <sup>(2)</sup>                                 |                                                                                                                                                                                                                                  |      | 125  |      | mA   |

(1) Pulse-testing techniques maintain junction temperature close to ambient temperature; thermal effects must be taken into account separately.

(2) These parameters are provided for reference only and do not constitute part of TI's published specifications for purposes of TI's product warranty.



#### **Electrical Characteristics (continued)**

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , 4.5 V  $\le V_{IN1} \le 6.5$  V, 4.5 V  $\le V_{IN2} \le 5.5$  V, 2.9 V  $\le V_{AUX} \le 5.5$  V;  $V_{EN} = V_{CHG} = V_{CHG_{HI}} = V_{AUX}$ ,  $R_{REF} = 100 \text{ k}\Omega$ . Typical values are at 25°C. All voltages are with respect to GND.  $I_{OUT}$  and  $I_{OS}$  defined positive out of the indicated pin (unless otherwise noted)

|                                                    | PARAMETER                                                                  | TEST CONDITIONS                                                                                                                                                                | MIN  | TYP   | MAX  | UNIT   |
|----------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-------|------|--------|
| CC1, CC2 – V                                       | / <sub>CONN</sub> POWER SWITCH                                             |                                                                                                                                                                                |      |       |      |        |
|                                                    |                                                                            | T <sub>J</sub> = 25°C, I <sub>OUT</sub> = 250 mA                                                                                                                               |      | 365   | 420  |        |
| r <sub>DS(on)</sub>                                | On-resistance                                                              | –40°C ≤ T <sub>J</sub> ≤ 85°C, I <sub>OUT</sub> = 250 mA                                                                                                                       |      | 365   | 530  | mΩ     |
|                                                    |                                                                            | –40°C ≤ T <sub>J</sub> ≤ 125°C, I <sub>OUT</sub> = 250 mA                                                                                                                      |      | 365   | 600  |        |
| CC1, CC2 – V                                       | / <sub>CONN</sub> POWER SWITCH – CURREN                                    |                                                                                                                                                                                |      |       |      |        |
|                                                    | (1)                                                                        |                                                                                                                                                                                | 300  | 355   | 410  |        |
| los                                                | Short-circuit current limit <sup>(1)</sup>                                 | R <sub>REF</sub> = 10 Ω                                                                                                                                                        |      |       | 800  | mA     |
| CC1. CC2 – C                                       | CONNECT MANAGEMENT – DANGI                                                 | LING ELECTRONICALLY MARKED CABLE M                                                                                                                                             | ODE  |       |      |        |
|                                                    | Sourcing current on the pass-<br>through CC Line                           | $0 \text{ V} \leq \text{V}_{\text{CCx}} \leq 1.5 \text{ V}$                                                                                                                    | 64   | 80    | 96   |        |
| I <sub>SRC</sub>                                   | Sourcing current on the Ra CC line                                         | $0 \text{ V} \leq \text{V}_{\text{CCx}} \leq 1.5 \text{ V}$                                                                                                                    | 64   | 80    | 96   | μA     |
| CC1, CC2 – C                                       | CONNECT MANAGEMENT – ACCES                                                 | SSORY MODE                                                                                                                                                                     |      |       |      |        |
|                                                    | CCx sourcing current<br>(CC2 – audio, CC1-debug)                           | $0 \text{ V} \leq \text{V}_{\text{CCx}} \leq 1.5 \text{ V}$                                                                                                                    | 64   | 80    | 96   |        |
| I <sub>SRC</sub>                                   | CCx sourcing current<br>(CC1 – audio, CC2-debug) <sup>(2)</sup>            | $0 \text{ V} \leq \text{V}_{\text{CCx}} \leq 1.5 \text{ V}$                                                                                                                    |      | 0     |      | μA     |
| CC1, CC2 – C                                       | CONNECT MANAGEMENT – UFP M                                                 | ODE                                                                                                                                                                            |      |       |      |        |
| I <sub>SRC</sub>                                   | Sourcing current with either IN1 or IN2 in UVLO                            | $ \begin{array}{l} 0 \ V \leq V_{CCx} \leq 1.5 \ V \\ V_{IN1} < V_{TH\_UVLO\_IN1} \ or \ V_{IN2} < V_{TH\_UVLO\_IN2} \end{array} \end{array}                                 $ | 64   | 80    | 96   | μA     |
|                                                    |                                                                            | $V_{CHG} = 0 V$ and $V_{CHG_HI} = 0 V$<br>0 V $\leq V_{CCx} \leq 1.5 V$                                                                                                        | 75   | 80    | 85   |        |
| I <sub>SRC</sub>                                   | Sourcing current                                                           | $V_{CHG} = V_{AUX}$ and $V_{CHG_{HI}} = 0 V$<br>0 V $\leq V_{CCx} \leq 1.5 V$                                                                                                  | 170  | 180   | 190  | μA     |
|                                                    |                                                                            | $V_{CHG} = V_{AUX} \text{ and } V_{CHG_HI} = V_{AUX}$<br>$0 \text{ V} \le V_{CCX} \le 2.45 \text{ V}$ $312$                                                                    | 330  | 348   |      |        |
| UFP, POL, A                                        | UDIO, DEBUG                                                                | · /                                                                                                                                                                            |      |       |      |        |
| V <sub>OL</sub>                                    | Output low voltage                                                         | I <sub>SNK_PIN</sub> = 1 mA                                                                                                                                                    |      |       | 250  | mV     |
| IOFF                                               | Off-state leakage                                                          | $V_{PIN} = 5.5 V$                                                                                                                                                              |      |       | 1    | μA     |
| -                                                  | IG_HI – LOGIC INPUTS                                                       |                                                                                                                                                                                |      |       | Į    | •      |
| V <sub>TH</sub>                                    | Rising threshold voltage                                                   |                                                                                                                                                                                |      | 0.925 | 1.15 | V      |
| V <sub>TH</sub>                                    | Falling threshold voltage                                                  |                                                                                                                                                                                | 0.65 | 0.875 | -    | V      |
| <u>· IN</u>                                        | Hysteresis <sup>(2)</sup>                                                  |                                                                                                                                                                                |      | 50    |      | mV     |
| I <sub>IN</sub>                                    | Input current                                                              | V <sub>EN</sub> = 0 V or 6.5 V                                                                                                                                                 | -0.5 |       | 0.5  | μA     |
|                                                    | RATURE SHUTDOWN                                                            |                                                                                                                                                                                | 0.0  |       | 0.0  | μ      |
| T <sub>TH_OTSD2</sub>                              | Rising threshold temperature for device shutdown                           |                                                                                                                                                                                | 155  |       |      | °C     |
|                                                    | Hysteresis <sup>(2)</sup>                                                  |                                                                                                                                                                                |      | 20    |      | °C     |
| T <sub>TH_OTSD1</sub>                              | Rising threshold temperature for OUT/ V <sub>CONN</sub> switch shutdown in |                                                                                                                                                                                | 135  | 20    |      | 0<br>℃ |
|                                                    | current limit<br>Hysteresis <sup>(2)</sup>                                 |                                                                                                                                                                                |      | 20    |      | °C     |
| IN1                                                |                                                                            | 1                                                                                                                                                                              |      | 20    |      | Ŭ      |
| V <sub>TH_UVLO_IN1</sub>                           | Rising threshold voltage for UVLO                                          |                                                                                                                                                                                | 3.9  | 4.1   | 4.3  | V      |
| • IH_UVLU_IN1                                      | Hysteresis <sup>(2)</sup>                                                  |                                                                                                                                                                                | 0.0  | 100   | -1.0 | mV     |
|                                                    | Disabled supply current                                                    | V <sub>EN</sub> = 0 V, −40°C ≤ T <sub>J</sub> ≤ 85°C                                                                                                                           |      | 100   | 1    | μΑ     |
| I <sub>IN1(DIS)</sub><br>I <sub>IN1(CC_OPEN)</sub> | Enabled supply current with CC lines open                                  | $v_{EN} = 0 \ v, -40 \ C \le T_J \le 85^{\circ}C$                                                                                                                              |      |       | 1    | μA     |

Copyright © 2016, Texas Instruments Incorporated

## **Electrical Characteristics (continued)**

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ ,  $4.5 \text{ V} \le V_{IN1} \le 6.5 \text{ V}$ ,  $4.5 \text{ V} \le V_{IN2} \le 5.5 \text{ V}$ ,  $2.9 \text{ V} \le V_{AUX} \le 5.5 \text{ V}$ ;  $V_{EN} = V_{CHG} = V_{CHG\_HI} = V_{AUX}$ ,  $R_{REF} = 100 \text{ k}\Omega$ . Typical values are at 25°C. All voltages are with respect to GND.  $I_{OUT}$  and  $I_{OS}$  defined positive out of the indicated pin (unless otherwise noted)

|                           | PARAMETER                                                                                                    | TEST CONDITIONS                                                                            | MIN  | TYP  | MAX  | UNIT |
|---------------------------|--------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------|------|------|------|
| I <sub>IN1(Ra)</sub>      | Enabled supply current with<br>accessory or dangling<br>electronically marked cable<br>signature on CC lines |                                                                                            |      |      | 2    | μA   |
| I <sub>IN1(Rd)</sub>      | Enabled supply current with UFP attached                                                                     | $V_{CHG}$ = 0 V, or $V_{CHG}$ = $V_{AUX}$ and $V_{CHG\_HI}$ = 0 V                          |      | 75   | 100  | μA   |
|                           |                                                                                                              |                                                                                            |      | 85   | 110  |      |
| IN2                       |                                                                                                              |                                                                                            |      |      |      |      |
| V <sub>TH_UVLO_IN2</sub>  | Rising threshold voltage for UVLO                                                                            |                                                                                            | 3.9  | 4.1  | 4.3  | V    |
|                           | Hysteresis <sup>(2)</sup>                                                                                    |                                                                                            |      | 100  |      | mV   |
| I <sub>IN2(DIS)</sub>     | Disabled supply current                                                                                      | $V_{EN} = 0 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85^{\circ}\text{C}$ |      |      | 1    | μA   |
| I <sub>IN2(CC_OPEN)</sub> | Enabled supply current with CC lines open                                                                    | $-40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85^{\circ}\text{C}$                       |      |      | 1    | μΑ   |
| I <sub>IN2(Ra)</sub>      | Enabled supply current with<br>accessory or dangling<br>electronically marked cable<br>signature on CC lines |                                                                                            |      |      | 2    | μA   |
|                           | Enabled supply current with UFP                                                                              | $V_{CHG} = 0 V, 0 V \le V_{CCx} \le 1.5 V$                                                 |      | 98   | 110  |      |
| I <sub>IN2(Rd)</sub>      | signature on CC lines<br>(Includes IN current that provides<br>the CC output current to the UFP              | $V_{CHG}$ = $V_{IN}$ and $V_{CHG\_HI}$ = 0 V, 0 V $\leq$ $V_{CCx}$ $\leq$ 1.5 V            |      | 198  | 215  | μA   |
|                           | Rd resistor)                                                                                                 | $0 \text{ V} \le \text{V}_{\text{CCx}} \le 2.45 \text{ V}$                                 |      | 348  | 373  |      |
| AUX                       |                                                                                                              |                                                                                            |      |      | 1    |      |
| V <sub>TH_UVLO_AUX</sub>  | Rising threshold voltage for UVLO                                                                            |                                                                                            | 2.65 | 2.75 | 2.85 | V    |
|                           | Hysteresis <sup>(2)</sup>                                                                                    |                                                                                            |      | 100  |      | mV   |
| I <sub>AUX(DIS)</sub>     | Disabled supply current                                                                                      | $V_{EN} = 0 \text{ V}, -40^{\circ}\text{C} \le \text{T}_{\text{J}} \le 85^{\circ}\text{C}$ |      |      | 1    | μA   |
| I <sub>AUX(CC_OPEN)</sub> | Enabled internal supply current with CC lines open                                                           | –40°C ≤ T <sub>J</sub> ≤ 85°C                                                              |      | 0.7  | 3    | μA   |
| I <sub>AUX(Ra)</sub>      | Enabled supply current with accessory or dangling active cable signature on CC lines                         |                                                                                            |      | 140  | 185  | μA   |
| I <sub>AUX(Rd_nolN)</sub> | Enabled supply current with UFP termination on CC lines and with either IN1 or IN2 in UVLO                   | V <sub>IN1</sub> < V <sub>TH_UVLO_IN1</sub> or V <sub>IN2</sub> < V <sub>TH_UVLO_IN2</sub> |      | 145  | 190  | μA   |
| I <sub>AUX(Rd)</sub>      | Enabled supply current with UFP termination on CC lines                                                      |                                                                                            |      | 55   | 82   | μA   |

## 6.6 Switching Characteristics

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , 4.5 V  $\le V_{IN1} \le 6.5$  V, 4.5 V  $\le V_{IN2} \le 5.5$  V, 2.9 V  $\le V_{AUX} \le 5.5$  V;  $V_{EN} = V_{CHG} = V_{CHG\_HI} = V_{AUX}$ ,  $R_{REF} = 100 \text{ k}\Omega$ . Typical values are at 25°C. All voltages are with respect to GND.  $I_{OUT}$  and  $I_{OS}$  defined positive out of the indicated pin (unless otherwise noted)

|                  | PARAMETER                                    | TEST CONDITIONS                                                                                           | MIN  | TYP  | MAX  | UNIT |  |  |  |  |  |
|------------------|----------------------------------------------|-----------------------------------------------------------------------------------------------------------|------|------|------|------|--|--|--|--|--|
| OUT – F          | POWER SWITCH                                 |                                                                                                           |      |      |      |      |  |  |  |  |  |
| t <sub>r</sub>   | Output-voltage rise time                     | $V_{\text{IN1}} = 5 \text{ V},  \text{C}_{\text{L}} = 1  \mu\text{F},  \text{R}_{\text{L}} = 100  \Omega$ | 1.2  | 1.8  | 2.5  | ms   |  |  |  |  |  |
| t <sub>f</sub>   | Output-voltage fall time                     | (measured from 10% to 90% of final value)                                                                 | 0.35 | 0.55 | 0.75 | ms   |  |  |  |  |  |
| t <sub>on</sub>  | Output-voltage turnon time                   |                                                                                                           | 2.5  | 3.5  | 5    | ms   |  |  |  |  |  |
| t <sub>off</sub> | Output-voltage turnoff time                  | $V_{IN1} = 5 V, C_L = 1 \mu F, R_L = 100 \Omega$                                                          | 2    | 3    | 4.5  | ms   |  |  |  |  |  |
| OUT – C          | OUT – CURRENT LIMIT                          |                                                                                                           |      |      |      |      |  |  |  |  |  |
| t <sub>ios</sub> | Current-limit response time to short circuit | $V_{\text{IN1}}-V_{\text{OUT}}$ = 1 V, $R_{\text{L}}$ = 10 m $\Omega,$ see Figure 1                       |      | 1.5  | 4    | μs   |  |  |  |  |  |



#### **Switching Characteristics (continued)**

 $-40^{\circ}C \le T_{J} \le 125^{\circ}C$ , 4.5 V  $\le V_{IN1} \le 6.5$  V, 4.5 V  $\le V_{IN2} \le 5.5$  V, 2.9 V  $\le V_{AUX} \le 5.5$  V;  $V_{EN} = V_{CHG} = V_{CHG_{HI}} = V_{AUX}$ ,  $R_{REF} = 100 \text{ k}\Omega$ . Typical values are at 25°C. All voltages are with respect to GND.  $I_{OUT}$  and  $I_{OS}$  defined positive out of the indicated pin (unless otherwise noted)

| PARAMETER             |                                                                           | TEST CONDITIONS                                                                             | MIN  | TYP  | MAX  | UNIT |
|-----------------------|---------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|------|------|------|------|
| FAULT                 |                                                                           |                                                                                             |      |      |      |      |
| t <sub>DEGA</sub>     | Asserting deglitch due to overcurrent                                     |                                                                                             | 5.5  | 8.2  | 10.7 | ms   |
| t <sub>DEGA(OC)</sub> | Asserting deglitch due to overtemperature in current limit <sup>(1)</sup> |                                                                                             |      | 0    |      | ms   |
| t <sub>DEGA(OT)</sub> | Deasserting deglitch                                                      |                                                                                             | 5.5  | 8.2  | 10.7 | ms   |
| LD_DET                |                                                                           |                                                                                             |      |      | ·    |      |
| t <sub>DEGA</sub>     | Asserting deglitch                                                        |                                                                                             | 45   | 65   | 85   | ms   |
| t <sub>DEGD</sub>     | Deasserting deglitch                                                      |                                                                                             | 1.45 | 2.15 | 2.9  | S    |
| OUT - DIS             | CHARGE                                                                    |                                                                                             |      |      |      |      |
|                       | R <sub>DCHG</sub> discharge time                                          | $V_{OUT}$ = 1 V, time $I_{SNK\_OUT}$ > 1 mA after UFP signature removed from CC lines       | 39   | 65   | 96   | ms   |
| CC1, CC2              | - V <sub>CONN</sub> POWER SWITCH                                          |                                                                                             |      |      |      |      |
| t <sub>r</sub>        | Output voltage rise time                                                  | $V_{IN2} = 5 \text{ V}, \text{ C}_L = 1 \mu\text{F}, \text{ R}_L = 100 \Omega$              | 0.15 | 0.25 | 0.35 | ms   |
| t <sub>f</sub>        | Output voltage fall time                                                  | (measured from 10% to 90% of final value)                                                   | 0.18 | 0.22 | 0.26 | ms   |
| t <sub>on</sub>       | Output voltage turnon time                                                |                                                                                             | 1    | 1.5  | 2    | ms   |
| t <sub>off</sub>      | Output voltage turnoff time                                               | $V_{IN2} = 5 V, C_L = 1 \mu F, R_L = 100 \Omega$                                            | 0.3  | 0.4  | 0.55 | ms   |
| CC1, CC2              | - V <sub>CONN</sub> POWER SWITCH - CURREN                                 | r limit                                                                                     |      |      |      |      |
| t <sub>res</sub>      | Current limit response time to short circuit                              | $V_{IN2} - V_{CONN} = 1 \text{ V}, \text{ R} = 10 \text{ m}\Omega, \text{ see}$<br>Figure 1 |      | 1    | 3    | μs   |
| UFP, POL              | AUDIO, DEBUG                                                              |                                                                                             |      |      |      |      |
| t <sub>DEGR</sub>     | Asserting deglitch                                                        |                                                                                             | 100  | 150  | 200  | ms   |
| t <sub>DEGF</sub>     | Deasserting deglitch                                                      |                                                                                             | 7.9  | 12.5 | 17.7 | ms   |

(1) These parameters are provided for reference only and do not constitute part of TI's published specifications for purposes of TI's product warranty.





10 Submit Documentation Feedback

# TPS25810-Q1 SLVSD95-NOVEMBER 2016





Copyright © 2016, Texas Instruments Incorporated

www.ti.com



#### **Typical Characteristics (continued)**



## 7 Detailed Description

#### 7.1 Overview

www.ti.com

The TPS25810-Q1 device is a highly integrated USB Type-C<sup>TM</sup> downstream-facing port (DFP) controller with built-in power switch developed for the new USB Type-C connector and cable. The device provides all of the functionality needed to support a USB Type-C DFP in a system where USB power delivery (PD) source capabilities (for example,  $V_{BUS} > 5$  V) are not implemented. The device is designed to be compliant with the Type-C specification, revision 1.1.

#### 7.1.1 USB Type-C Basic

For a detailed description of the Type-C specification, see the USB-IF Web site to download the latest released version. Some of the basic concepts of the Type-C specification that pertain to understanding the operation of the TPS25810-Q1 device (a DFP device) are described as follows.

USB Type-C removes the need for different plug and receptacle types for host and device functionality. The Type-C receptacle replaces both Type-A and Type-B receptacles because the Type-C cable is pluggable in either direction between host and device. A host-to-device logical relationship is maintained via the configuration channel (CC). Optionally, hosts and devices can be either providers or consumers of power when USB PD communication is used to swap roles.

All USB Type-C ports operate in one of the following three data modes:

- Host mode: the port can only be host (provider of power).
- Device mode: the port can only be device (consumer of power).
- Dual-role mode: the port can be either host or device.

Port types:

- DFP (downstream facing port): Host
- UFP (upstream facing port): Device
- DRP (dual-role port): Host or device

Valid DFP-to-UFP connections:

- Table 1 describes valid DFP-to-UFP connections.
- Host-to-host and device-to-device have no functions.

#### Table 1. DFP-to-UFP Connections

|                  | HOST-MODE PORT | DEVICE-MODE<br>PORT | DUAL-ROLE PORT       |
|------------------|----------------|---------------------|----------------------|
| Host-mode port   | No function    | Works               | Works                |
| Device-mode port | Works          | No function         | Works                |
| Dual-role port   | Works          | Works               | Works <sup>(1)</sup> |

(1) This may be automatic or manually driven.

#### 7.1.2 Configuration Channel

The function of the configuration channel (CC) is to detect connections and configure the interface across the USB Type-C cables and connectors.

Functionally, the configuration channel serves the following purposes:

- Detect connection to the USB ports
- Resolve cable orientation and twist connections to establish USB data bus routing
- Establish DFP and UFP roles between two connected ports
- Discover and configure power: USB Type-C current modes or USB power delivery
- Discover and configure optional alternate and accessory modes
- Enhance flexibility and ease of use

Typical flow of DFP to UFP configuration is shown in Figure 11:





Figure 11. Flow of DFP to UFP Configuration

#### 7.1.3 Detecting a Connection

DFPs and DRPs fulfill the role of detecting a valid connection over USB Type-C. Figure 12 shows a DFP-to-UFP connection made with Type-C cable. As shown in Figure 12, the detection concept is based on being able to detect terminations in the product that has been attached. A pullup and pulldown termination model is used. A pullup termination can be replaced by a current source.

- In the DFP-UFP connection, the DFP monitors both CC pins for a voltage lower than the unterminated voltage.
- A UFP advertises Rd on both its CC pins (CC1 and CC2).
- A powered cable advertises Ra on only one of the CC pins of the plug. Ra is used to inform the source to apply V<sub>CONN</sub>.
- An analog audio device advertises Ra on both CC pins of the plug, which identifies it as an analog audio device. V<sub>CONN</sub> is not applied on either CC pin in this case.



Figure 12. DFP-UFP Connection

TPS25810-Q1 SLVSD95 – NOVEMBER 2016



www.ti.com

#### 7.2 Functional Block Diagram



## 7.3 Feature Description

The TPS25810-Q1 device is a DFP Type-C port controller with integrated power switches for  $V_{CONN}$  and  $V_{BUS}$ . The TPS25810-Q1 device does not support BC1.2 charging modes, because it does not interact with USB D+ and D- data lines. The TPS25810-Q1 device can be used in conjunction with a BC 1.2 device like the TPS2514A-Q1 to support BC1.2 and Type-C charging modes in a single Type-C DFP port. See the TPS25810 EVM user's guide (SLVUAI0) and *Application and Implementation* section of this data sheet for more details. The TPS25810-Q1 device can be used in a USB 2.0 only or in a USB 3.1 port implementation. When used in a USB 3.1 port, the TPS25810-Q1 device can control an external super-speed MUX to handle the Type-C flippable feature.



#### Feature Description (continued)

#### 7.3.1 Configuration Channel Pins CC1 and CC2

The TPS25810-Q1 device has two pins, CC1 and CC2, that serve to detect an attachment to the port and to resolve cable orientation. These pins are also used to establish the current broadcast to a valid UFP, configure  $V_{\text{CONN}}$ , and detect attachment of a debug or audio-adapter accessory.

Table 2 lists the TPS25810-Q1 response to various attachments to its port.

|                                   |      |      |      |                                       | TPS25810-Q1 | RESPONSE <sup>(1)</sup> |       |       |
|-----------------------------------|------|------|------|---------------------------------------|-------------|-------------------------|-------|-------|
| TPS25810-Q1 TYPE-C PORT           | CC1  | CC2  | Ουτ  | V <sub>CONN</sub><br>on CC1 or<br>CC2 | POL         | UFP                     | AUDIO | DEBUG |
| Nothing attached                  | OPEN | OPEN | OPEN | NO                                    | Hi-Z        | Hi-Z                    | Hi-Z  | Hi-Z  |
| UFP connected                     | Rd   | OPEN | IN1  | NO                                    | Hi-Z        | LOW                     | Hi-Z  | Hi-Z  |
| UFP connected                     | OPEN | Rd   | IN1  | NO                                    | LOW         | LOW                     | Hi-Z  | Hi-Z  |
| Powered cable, no UFP connected   | OPEN | Ra   | OPEN | NO                                    | Hi-Z        | Hi-Z                    | Hi-Z  | Hi-Z  |
| Powered cable, no UFP connected   | Ra   | OPEN | OPEN | NO                                    | Hi-Z        | Hi-Z                    | Hi-Z  | Hi-Z  |
| Powered cable, UFP connected      | Rd   | Ra   | IN1  | CC2                                   | Hi-Z        | LOW                     | Hi-Z  | Hi-Z  |
| Powered cable, UFP connected      | Ra   | Rd   | IN1  | CC1                                   | LOW         | LOW                     | Hi-Z  | Hi-Z  |
| Debug accessory connected         | Rd   | Rd   | OPEN | NO                                    | Hi-Z        | Hi-Z                    | Hi-Z  | LOW   |
| Audio-adapter accessory connected | Ra   | Ra   | OPEN | NO                                    | Hi-Z        | Hi-Z                    | LOW   | Hi-Z  |

Table 2. TPS25810-Q1 Response

(1) POL, UFP, AUDIO, and DEBUG are open-drain outputs; pull high with 100 kΩ to AUX when used. Tie to GND or leave open when not used.

#### 7.3.2 Current Capability Advertisement and Overload Protection

The TPS25810-Q1 device supports all three Type-C current advertisements as defined by the USB Type-C standard. Current broadcast to a connected UFP is controlled by the CHG and CHG\_HI pins. For each broadcast level, the device protects itself from a UFP that draws current in excess of the USB Type-C current advertisement of that port by setting the current limit as shown in Table 3.

| CHG | CHG_HI | CHG_HI CC CAPABILITY<br>BROADCAST CURRENT LIMIT (TYP) |       | LOAD DETECT<br>THRESHOLD (TYP) |
|-----|--------|-------------------------------------------------------|-------|--------------------------------|
| 0   | 0      | STD                                                   | 1.7 A | NA                             |
| 0   | 1      | STD                                                   | 1.7 A | NA                             |
| 1   | 0      | 1.5 A                                                 | 1.7 A | NA                             |
| 1   | 1      | 3 A                                                   | 3.4 A | 1.95 A                         |

#### Table 3. USB Type-C Current Advertisement

Under OUT overload conditions, an internal OUT current-limit regulator limits the output current to the selected  $I_{LIM}$  based on CHG and CHG\_HI selection. In applications where  $V_{CONN}$  is supplied via CC1 or CC2, separate fixed current-limit regulators protect these pins from overload at the level indicated in the *Electrical Characteristics* table. When an overload condition is present, the device maintains a constant output current, with the output voltage determined by ( $I_{OS} \times R_{LOAD}$ ). Two possible overload conditions can occur. The first overload condition occurs when either: 1) input voltage is first applied, enable is true, and a short circuit is present (load which draws  $I_{OUT} > I_{OS}$ ), or 2) input voltage is present and the TPS25810-Q1 device is enabled into a short circuit. The output voltage is held near zero potential with respect to ground and the TPS25810-Q1 device ramps the output current to  $I_{OS}$ . The TPS25810-Q1 device limits the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle. This is demonstrated in Figure 24 where the device was enabled into a short, and subsequently cycles current off and on as the thermal protection engages.



The second condition is when an overload occurs while the device is enabled and fully turned on. The device responds to the overload condition within time  $t_{ios}$  (see Figure 1) when the specified overload (per *Electrical Characteristics*) is applied. The response speed and shape vary with the overload level, input circuit, and rate of application. The current-limit response varies between simply settling to  $I_{OS}$  or turnoff and controlled return to  $I_{OS}$ . Similar to the previous case, the TPS25810-Q1 device limits the current to  $I_{OS}$  until the overload condition is removed or the device begins to thermal cycle.

The TPS25810-Q1 device thermal cycles if an overload condition is present long enough to activate thermal limiting in any of the above cases. This is due to the relatively large power dissipation  $[(V_{IN} - V_{OUT}) \times I_{OS}]$  driving the junction temperature up. The device turns off when the junction temperature exceeds 135°C (min) while in current limit. The device remains off until the junction temperature cools 20°C and then restarts. The TPS25810-Q1 current-limit profile is shown in Figure 13.



Figure 13. Current Limit Profile

#### 7.3.3 Undervoltage Lockout (UVLO)

The undervoltage lockout (UVLO) circuit disables the power switch until the input voltage reaches the UVLO turnon threshold. Built-in hysteresis prevents unwanted on-off cycling due to input voltage droop during turnon.

#### 7.3.3.1 Device Power Pins (IN1, IN2, AUX, OUT, and GND)

The device has multiple input power pins: IN1, IN2 and AUX. IN1 is connected to OUT by the internal power FET and serves the supply for the Type-C charging current. IN2 is the supply for  $V_{CONN}$  and ties directly between the  $V_{CONN}$  power switch on its input and CC1 or CC2 on its output. AUX, the auxiliary input supply, provides power to the device. See the *Functional Block Diagram*.

In the simplest implementation where multiple supplies are not available; IN1, IN2, and AUX can be tied together. However, in mobile systems (battery powered) where system power savings is paramount, IN1 and IN2 can be powered by the high-power dc-dc supply (>3-A capability), and AUX can be connected to the low-power supply that typically powers the system microcontroller when the system is in the hibernate or sleep power state. Unlike IN1 and IN2, AUX can operate directly from a 3.3-V supply commonly used to power the microcontroller when the system is put in low-power mode. Ceramic bypass capacitors close to the device from the INx and AUX pins to GND are recommended to alleviate bus transients.

The recommended operating voltage range for IN1 and IN2 is 4.5 V to 5.5 V, whereas AUX can be operated from 2.9 V to 5.5 V. However IN1, the high-power supply, can operate up to 6.5 V. This higher input voltage affords a larger IR loss budget in systems where a long cable harness is used, and results in high IR losses with 3-A charging current. Increasing IN1 beyond 5.5 V enables longer cable and board trace lengths between the device and the Type-C receptacle while meeting the USB specification for  $V_{BUS} \ge 4.75$  V at the connector.

Figure 14 illustrates the point. In this example IN1 is at 5 V, which restricts the IR loss budget from the dc-dc converter to the connector to 250 mV.





#### 7.3.3.2 FAULT Response

The FAULT pin is an open-drain output asserted low when the device OUT current exceeds its programmed value and the overtemperature threshold ( $T_{TH_OTSD1}$ ) is crossed. See the *Electrical Characteristics* for overcurrent and overtemperature values. The FAULT signal remains asserted until the fault condition is removed and the device resumes normal operation. The TPS25810-Q1 device is designed to eliminate false overcurrent fault reporting by using an internal deglitch circuit.

Connect FAULT with a pullup resistor to AUX. FAULT can be left open or tied to GND when not used.

#### 7.3.3.3 Thermal Shutdown

The device has two internal overtemperature shutdown thresholds,  $T_{TH_OTSD1}$  and  $T_{TH_OTSD2}$ , to protect the internal FET from damage and assist with overall safety of the system.  $T_{TH_OTSD2}$  is greater than  $T_{TH_OTSD1}$ . FAULT is asserted low to signal a fault condition when the device temperature exceeds  $T_{TH_OTSD1}$  and the current-limit switch is disabled. However when  $T_{TH_OTSD2}$  is exceeded, all open-drain outputs are left open and the device is disabled such that minimum power and heat are dissipated. The device attempts to power up when the die temperature decreases by 20°C.

#### 7.3.3.4 REF

A 100-k $\Omega$  (1% or better recommended) resistor is connected from this pin to REF\_RTN. The REF pin sets the reference current required to bias the internal circuitry of the device. The overload current-limit tolerance and CC currents depend upon the accuracy of this resistor. Using a ±1% or better low-temperature-coefficient resistor yields the best current-limit accuracy and overall device performance.

#### 7.3.3.5 Audio Accessory Detection

The USB Type-C specification defines an audio-adapter decode state which allows implementation of an analog USB Type-C to 3.5-mm headset adapter. The TPS25810-Q1 device detects an audio accessory device when both CC1 and CC2 pins detect  $V_{Ra}$  voltage (when pulled to ground by an Ra resistor). The device asserts the open-drain AUDIO pin low to indicate the detection of such a device.

#### Table 4. Audio Accessory Detection

| CC1 | CC2 | AUDIO                 | STATE                             |
|-----|-----|-----------------------|-----------------------------------|
| Ra  | Ra  | Asserted (pulled low) | Audio-adapter accessory connected |

Platforms supporting the audio accessory function can be triggered by the AUDIO pin to enable accessory mode circuits to support the audio function. When the Ra pulldown is removed from the CC2 pin, AUDIO is deasserted or pulled high. The TPS25810-Q1 device monitors the CC2 pin for audio device detach. When this function is not needed (for example in a data-less port), AUDIO can be tied to GND or left open.

#### 7.3.3.6 Debug Accessory Detection

The Type-C spec supports an optional debug-accessory mode, used for debug only and not to be used for communicating with commercial products. When the TPS25810-Q1 device detects  $V_{Rd}$  voltage on both CC1 and CC2 pins (when pulled to ground by an Rd resistor), it asserts DEBUG low. With DEBUG asserted, the system can enter debug mode for factory testing or a similar functional mode. DEBUG deasserts or pulls high when Rd is removed from CC1. The TPS25810-Q1 device monitors the CC1 pin for debug-accessory detach.

If the debug-accessory mode is not used, tie DEBUG to GND or leave it open.

#### Table 5. Debug Accessory Detection

| CC1 | CC2 | POL                   | STATE                     |
|-----|-----|-----------------------|---------------------------|
| Rd  | Rd  | Asserted (pulled low) | Debug accessory connected |

#### 7.3.3.7 Plug Polarity Detection

Reversible Type-<u>C plug</u> orientation is reported by the  $\overline{POL}$  pin when a UFP is connected. However, when no UFP is attached POL remains deasserted, irrespective of cable plug orientation. Table 6 describes the POL state based on which of the device CC pins detects V<sub>Rd</sub> from an attached UFP pulldown.

#### Table 6. Plug Polarity Detection

| CC1  | CC2  | POL                   | STATE                                       |
|------|------|-----------------------|---------------------------------------------|
| Rd   | Open | Hi-Z                  | UFP connected                               |
| Open | Rd   | Asserted (pulled low) | UFP connected with reverse plug orientation |



Figure 15 shows an example implementation which uses the POL terminal to control the SEL terminal on the HD3SS3212 device. The HD3SS3212 device provides switching on the differential channels between Port B and Port C to Port A, depending on cable orientation. For details on the HD3SS3212 device, see the HD3SS3212 data sheet (SLASE74).



Figure 15. Example Implementation

#### 7.3.3.8 Device Enable Control

The logic enable pin (EN) controls the power switch and device supply current. The supply current is reduced to less than 1  $\mu$ A when a logic low is present on EN. The EN pin provides a convenient way to turn on or turn off the device while it is powered. The enable input threshold has built-in hysteresis. When this pin is pulled high, the device is turned on or enabled. When the device is disabled (EN pulled low) the internal FETs tied to IN1 and IN2 are disconnected, all open-drain outputs are left open (Hi-Z), and the monitor block for CC1 and CC2 is turned off. The EN terminal should not be left floating.

#### 7.3.3.9 Load Detect

The load-detect function in the device is enabled when the device is set to broadcast high-current  $V_{BUS}$  charging (CHG = CHG\_HI = High) on the <u>CC pin</u>. In this mode, the device monitors the OUT current to a UFP; if the current exceeds 1.95 A (typ), the <u>LD\_DET</u> pin asserts. Because <u>LD\_DET</u> is an open-drain output, pull it high with 100 k $\Omega$  to AUX when used; tie it to GND or leave it open when not used.



#### 7.3.3.10 Power Wake

The power-wake feature supported in the TPS25810-Q1 device offers the mobile-systems designer a way to save on system power when no UFP is attached to the Type-C port. See Figure 16. To enable power wake, the UFP pins from device No. 1 and No. 2 are tied together (each with its own 100-k $\Omega$  pullup) to the enable pin of a 5-V, 6-A dc-dc buck converter. When no UFP is detected on both Type-C ports, the EN pin of the dc-dc converter is pulled high, thereby disabling it. Because both TPS25810-Q1 devices are powered by an always-on 3.3-V LDO, turning off the supply to IN1 and IN2 does not affect its operation in detach state. Anytime a UFP is detected on either port, the corresponding TPS25810-Q1 UFP pin is pulled low, enabling the dc-dc converter to provide charging current to the attached UFP. Turning off the high-power dc-dc converter when ports are unattached saves on system power. This method can save a significant amount of power, because the TPS25810-Q1 device only requires < 5  $\mu$ A when no UFP device is connected.







Figure 16. Power-Wake Implementation

#### 7.3.3.11 Port Power Management (PPM)

PPM is the intelligent and dynamic allocation of power made possible with the use of the LD\_DET pin. PPM is for systems that have multiple charging ports but cannot power them all at their maximum charging current simultaneously.

Goals of PPM are:

- Enhanced user experience, because the user needs not to search for a high-current charging port.
- Lowered cost and size of the power supply needed for implementing high-current charging in a multiport system.

#### 7.3.3.12 Implementing PPM in a System With Two Type-C Ports

Figure 17 shows PPM and power wake implemented in a system with two Type-C ports, both initially set to broadcast high-current charging (3 A, CHG and CHG\_HI pulled high via 100-k $\Omega$  resistors to AUX). To enable PPM, tie the LD\_DET pin from TPS25810-Q1 device No. 1 to CHG\_HI of TPS25810-Q1 device No. 2 and vice versa, as shown in Figure 17. Each device independently monitors the charging current drawn by its attached UFP.

IN1 and IN2 are connected to a TPS54620, a 6-A synchronous step-down converter. AUX is powered by an LP2950-33, a low-quiescent-current 3.3-V LDO. With no UFP attached to either Type-C port, the TPS25810-Q1 device is powered by the LP2950-33. This method saves a significant amount of power, because the TPS25810-Q1 device requires less than 2 µA when no USB device is connected.



Figure 17. PPM and Power Wake Implemented

#### 7.3.3.13 PPM Operation

When no UFP is attached, or either of the two attached UFPs is drawing current less than the LD\_DET threshold (1.95 A typical), the LD\_DET output for both devices is high (shown in <u>blue in Figure 18</u>). Now when a UFP is <u>attached</u> to device No. 1 that draws a charging current higher than the LD\_DET threshold (1.95 A), this causes LD\_DET to assert or pull low (shown in red in Figure 18). Because the LD-DET pins of the No. 1 and No. 2 devices are connected to the CHG\_HI pins of each other, a high-current detection on device No. 1 forces device No. 2 to broadcast 1.5 A or medium charging-current capability on its CC pin. The Type-C specification requires a UFP to monitor the CC pins continuously and adjust its current consumption (within 60 ms) to remain within the value advertised by the DFP.

Figure 19 shows the case when a UFP attached to device No. 1 reduces its charging current below the LD\_DET threshold, which causes LD-DET to de-assert, thereby toggling the device No. 2 CH\_HI pin from low to high.

This scheme:

- Delivers a better user experience, as the user has no worry about the maximum charging current rating of the host ports. Both ports initially advertise high-current charging.
- Enables a smaller and lower-cost power supply, as the loading is controlled and never allowed to exceed 5 A.





Copyright © 2016, Texas Instruments Incorporated





Figure 19. 1.5-A USB Device Connected

## 7.4 Device Functional Modes

The TPS25810-Q1 device is a Type-C controller with integrated power switch that supports all Type-C functions in a downstream facing port. The device is also used to manage current advertisement and protection for a connected UFP and active cable. The device starts its operation by monitoring the AUX bus. When V<sub>AUX</sub> exceeds the undervoltage-lockout threshold, the device samples the EN pin. A high level on this pin enables the device, and normal operation begins. Having successfully completed its start-up sequence, the device now actively

Copyright © 2016, Texas Instruments Incorporated



#### **Device Functional Modes (continued)**

monitors its CC1 and CC2 pins for attachment to a UFP. When a UFP is detected on either the CC1 or CC2 pin, the internal MOSFET starts to turn on after the required debounce time is met. The internal MOSFET starts conducting and allows current to flow from IN1 to OUT. If Ra is detected on the other CC pin (not connected to the UFP),  $V_{CONN}$  is applied to allow current to flow from IN2 to the CC pin connected to Ra. For a complete listing of various device operational modes, see Table 2.



#### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

#### 8.1 Application Information

The TPS25810-Q1 device is a Type-C DFP controller that supports all Type-C DFP required functions. The TPS25810-Q1 device only applies power to  $V_{BUS}$  when it detects that a UFP is attached and removes power when it detects the UFP is detached. The device exposes its identity via its CC pin, advertising its current capability based on CHG and CHG\_HI pin settings. The TPS25810-Q1 device also limits its advertised current internally and provides robust protection to a fault on the system  $V_{BUS}$  power rail.

After a connection is established by the TPS25810-Q1 device, the device is capable of providing  $V_{CONN}$  to power circuits in the cable plug on the CC pin that is not connected to the CC wire in the cable.  $V_{CONN}$  is internally current limited and has its own supply pin IN2. Apart from providing charging current to a UFP, the TPS25810-Q1 device also supports audio and debug accessory modes.

The following design procedure can be used to implement a full-featured Type-C DFP.

#### NOTE

BC 1.2 is not supported in the TPS25810-Q1 device. To support BC1.2 with Type-C charging modes in a single Type-C connector, a device like a TPS2514A-Q1 must be used.

#### 8.2 Typical Applications

#### 8.2.1 Type-C DFP Port Implementation Without BC 1.2 Support

Figure 20 shows a minimal Type-C DFP implementation capable of supporting 5-V and 3-A charging.



Copyright © 2016, Texas Instruments Incorporated

Figure 20. Type-C DFP Port Implementation Without BC 1.2 Support

#### **Typical Applications (continued)**

#### 8.2.1.1 Design Requirements

#### 8.2.1.1.1 Input and Output Capacitance

Input and output capacitance improves the performance of the device. The actual capacitance should be optimized for the particular application. For all applications, a 0.1- $\mu$ F or greater ceramic bypass capacitor between INx and GND is recommended as close to the device as possible for local noise decoupling.

All protection circuits, such as the TPS25810-Q1 device, have the potential for input voltage overshoots and output voltage undershoots. Input voltage overshoots can be caused by either of two effects. The first cause is an abrupt application of input voltage in conjunction with input power-bus inductance and input capacitance when the INx pin is high-impedance (before turnon). Theoretically, the peak voltage is 2 times the applied voltage. The second cause is due to the abrupt reduction of output short-circuit current when the TPS25810-Q1 device turns off and energy stored in the input inductance drives the input voltage high. Input voltage droops may also occur with large load steps and as the TPS25810-Q1 output is shorted. Applications with large input inductance (for instance, connecting the evaluation board to the bench power supply through long cables) may require large input capacitance to prevent the voltage overshoot from exceeding the absolute maximum voltage of the device.

The fast current-limit speed of the TPS25810-Q1 device to hard output short circuits isolates the input bus from faults. However, ceramic input capacitance in the range of 1  $\mu$ F to 22  $\mu$ F adjacent to the TPS25810-Q1 input aids in both response time and limiting the transient seen on the input power bus. Momentary input transients to 6.5 V are permitted. Output voltage undershoot is caused by the inductance of the output power bus just after a short has occurred and the TPS25810-Q1 device has abruptly reduced the OUT current. Energy stored in the inductance drives the OUT voltage down, and potentially negative, as it discharges. An application with large output inductance (such as from a cable) benefits from the use of a high-value output capacitor to control voltage undershoot.

When implementing a USB-standard application,  $120 \cdot \mu$ F minimum output capacitance is required. Typically, a  $150 \cdot \mu$ F electrolytic capacitor is used, which is sufficient to control voltage undershoots. Because in Type-C applications, DFP is a cold socket when no UFP is attached, the output capacitance should be placed at the INx pin versus the OUT pin, as is done in USB Type-A ports. It is also recommended to put a  $10 \cdot \mu$ F ceramic capacitor on the OUT pin for better voltage bypass.

#### 8.2.1.2 Detailed Design Procedure

The TPS25810-Q1 device supports up to three different input voltages, based on the application. In the simplest implementation, all input pins are tied to a single voltage source set to 5 V, as shown in Figure 20. However, it is recommended to set a slightly higher (100 mV to 200 mV) input voltage, when possible, to compensate for IR loss from the source to the Type-C connector.

Other design considerations are listed as follows:

- Place at least 120 µF of bypass capacitance close to the INx pins versus the OUT pin, as Type-C is a coldsocket connector.
- A 10-µF bypass capacitor is recommended to be placed near a Type-C receptacle V<sub>BUS</sub> pin to handle load transients.
- Depending on the maximum current-level advertisement supported by the Type-C port in the system, set the CHG and CHG\_HI levels accordingly. Advertisement of 3 A is shown in Figure 20.
- EN, CHG, and CHG\_HI pins can be tied directly to GND or V<sub>AUX</sub> without a pullup resistor.
  - CHG and CHG\_HI can also be dynamically controlled by a microcontroller to change the current advertisement level to the UFP.
- When an open-drain output of the TPS25810-Q1 device is not used, it can be left open or tied to GND.
- Use a 1% 100-kΩ resistor to connect between the REF and REF\_RTN pins, placing it close to the device pin and isolated from switching noise on the board.



#### **Typical Applications (continued)**

#### 8.2.1.3 Application Curves





# **Typical Applications (continued)**





#### **Typical Applications (continued)**

#### 8.2.2 Type-C DFP Port Implementation With BC 1.2 (DCP Mode) Support

Figure 28 shows a Type-C DFP implementation capable of supporting 5-V, 3-A charging in a Type-C port that is also able to support charging of legacy devices when used with a Type-C  $\mu$ B cable assembly for charging phones and handheld devices equipped with a  $\mu$ B connector.

This implementation requires the use of a TPS2514A-Q1, a USB dedicated charging-port (DCP) controller with auto-detect feature to charge not only BC1.2 compliant handheld devices but also popular phones and tablets that incorporate their own propriety charging algorithm. See the TPS2514A-Q1 datasheet for more details.





#### 8.2.2.1 Design Requirements

See *Design Requirements* for the design requirements.

#### 8.2.2.2 Detailed Design Procedure

See *Detailed Design Procedure* for the detailed design procedure.

#### 8.2.2.3 Application Curves

See Application Curves for the application curves.



#### 9 Power Supply Recommendations

The device has three power supply inputs. IN1, which is directly connected to OUT via the power MOSFET, is tied to the  $V_{BUS}$  pin in the Type-C receptacle. IN2 also has a current-limiting switch and is multiplexed either to the CC1 or CC2 pin in the Type-C receptacle, depending on cable plug polarity. AUX is the device supply. In most applications, all three supplies are tied together. In a special implementation like power wake, IN1 and IN2 are tied to a single supply, whereas AUX is powered by a supply that is always ON and can be as low as 2.9 V.

USB Specification Revisions 2.0 and 3.1 require  $V_{BUS}$  voltage at the connector to be between 4.75 V and 5.5 V. Depending on layout and routing from the supply to the connector, the voltage drop on  $V_{BUS}$  must be tightly controlled. Locate the input supply close to the device. For all applications, a 10-µF or greater ceramic bypass capacitor between OUT and GND is recommended, located as close to the Type-C connector of the device as possible for local noise decoupling. The power supply should be rated higher than the current limit setting to avoid voltage droops during overcurrent and short-circuit conditions.



## 10 Layout

#### **10.1 Layout Guidelines**

Layout best practices as they apply to the TPS25810-Q1 device are listed as follows.

- For all applications, a 10-μF ceramic capacitor is recommended near the Type-C receptacle and another 120-μF ceramic capacitor close to the IN1 pin.
  - The optimum placement of the 120-µF capacitor is closest to the IN1 and GND pins of the device.
  - Care must be taken to minimize the loop area formed by the bypass capacitor connection, the IN1 pin, and the GND pin of the IC. See Figure 29 for a PCB layout example.
- High-current-carrying power-path connections to the device should be as short as possible and should be sized to carry at least twice the full-load current.
  - Have the input and output traces as short as possible. The most common cause of voltage loss failure in USB power delivery is the resistance associated with the V<sub>BUS</sub> trace. Trace length, maximum current being supplied for normal operation, and total resistance associated with the V<sub>BUS</sub> trace must be taken into account while budgeting for voltage loss.
  - For example, a power-carrying trace that supplies 3 A, at a distance of 20 inches, 0.1-in. wide, with 2-oz. copper on the outer layer has a total resistance of approximately 0.046  $\Omega$  and voltage loss of 0.14 V. The same trace at 0.05 in. wide has a total resistance of approximately 0.09  $\Omega$  and voltage loss of 0.28 V.
  - Make power traces as wide as possible.
- The resistor attached to the REF pin of the device has several requirements:
  - It is recommended to use a 1% 100-k $\Omega$  low-temperature-cocoefficient resistor.
  - It should be connected to the REF and REF\_RTN pins (pins 9 and pin 10, respectively).
  - The REF\_RTN pin should be isolated from the GND plane. See Figure 29.
  - The trace routing between the REF and REF\_RTN pins of the device should be as short as possible to
    reduce parasitic effects on current-limit and current-advertisement accuracy. These traces should not have
    any coupling to switching signals on the board.
- Locate all TPS25810-Q1 pullup resistors for open-drain outputs close to their connection pin. Pullup resistors should be 100 k $\Omega$ .
  - When a particular open-drain output is not used or needed in the system, leave the associated pin open or tied to GND.
- Keep the CC lines close to the same length.
- Thermal considerations:
  - When properly mounted, the thermal-pad package provides significantly greater cooling ability than an ordinary package. To operate at rated power, the thermal pad must be soldered to the board GND plane directly under the device. The thermal pad is at GND potential and can be connected using multiple vias to inner-layer GND. Other planes, such as the bottom side of the circuit board, can be used to increase heat sinking in higher-current applications. See the *PowerPad™ Thermally Enhanced Package* technical report (SLMA002) and *PowerPAD™ Made Easy* application brief (SLMA004) for more information on using this thermal pad package.
  - The thermal via land pattern specific to the TPS25810-Q1 device can be downloaded from the device Web page at www.ti.com.
  - Obtaining acceptable performance with alternate layout schemes is possible; however, the layout example in the following section has been shown to produce good results and is intended as a guideline.
- ESD considerations:
  - The TPS25810-Q1 device has built-in ESD protection for CC1 and CC2. Keep trace length to a minimum from the Type-C receptacle to the TPS25810-Q1 device on CC1 and CC2.
  - A 10-µF output capacitor should be placed near the Type-C receptacle.
  - See the TPS25810EVM-745 evaluation module for an example of a double-layer board that passes IEC61000-4-2 testing.
  - Do not create stubs or test points on the CC lines. Keep the traces short if possible, and use minimal vias along the traces (1–2 inches or less).
  - See the ESD Protection Layout Guide application report (SLVA680) for additional information.
  - Have a dedicated ground plane layer, if possible, to avoid differential voltage buildup.



#### 10.2 Layout Example



Figure 29. Layout Example



#### **11** Device and Documentation Support

#### 11.1 Device Support

#### 11.1.1 Third-Party Products Disclaimer

TI'S PUBLICATION OF INFORMATION REGARDING THIRD-PARTY PRODUCTS OR SERVICES DOES NOT CONSTITUTE AN ENDORSEMENT REGARDING THE SUITABILITY OF SUCH PRODUCTS OR SERVICES OR A WARRANTY, REPRESENTATION OR ENDORSEMENT OF SUCH PRODUCTS OR SERVICES, EITHER ALONE OR IN COMBINATION WITH ANY TI PRODUCT OR SERVICE.

#### **11.2 Documentation Support**

#### 11.2.1 Related Documentation

PowerPad<sup>™</sup> Thermally Enhanced Package (SLMA002)

PowerPAD<sup>™</sup> Made Easy (SLMA004)

TPS25810EVM-745 User's Guide (SLVUAI0)

Protecting the TPS25810 from High Voltage DFPs (SLVA751)

#### **11.3 Receiving Notification of Documentation Updates**

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

#### **11.4 Community Resources**

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E<sup>™</sup> Online Community *TI's Engineer-to-Engineer (E2E) Community.* Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.5 Trademarks

E2E is a trademark of Texas Instruments. USB Type-C is a trademark of USB Implementers Forum, Inc.. All other trademarks are the property of their respective owners.

#### 11.6 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

#### 11.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the mostcurrent data available for the designated device. This data is subject to change without notice and without revision of this document. For browser-based versions of this data sheet, see the left-hand navigation pane.

Copyright © 2016, Texas Instruments Incorporated



10-Dec-2020

# PACKAGING INFORMATION

| Orderable Device | Status<br>(1) | Package Type | e Package<br>Drawing | Pins | Package<br>Qty | Eco Plan<br>(2) | Lead finish/<br>Ball material | MSL Peak Temp<br>(3) | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|------------------|---------------|--------------|----------------------|------|----------------|-----------------|-------------------------------|----------------------|--------------|-------------------------|---------|
| TPS25810TWRVCRQ1 | ACTIVE        | WQFN         | RVC                  | 20   | 3000           | RoHS & Green    | SN                            | Level-2-260C-1 YEAR  | -40 to 105   | 25810Q                  | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

<sup>(2)</sup> RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

**RoHS Exempt:** TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(<sup>6)</sup> Lead finish/Ball material - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:**The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF TPS25810-Q1 :



# PACKAGE OPTION ADDENDUM

10-Dec-2020

• Catalog: TPS25810

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product

# PACKAGE MATERIALS INFORMATION

www.ti.com

Texas Instruments

## TAPE AND REEL INFORMATION





# QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



| *All dimensions are nominal |                 |                    |    |      |                          |                          |            |            |            |            |           |                  |
|-----------------------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| Device                      | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
| TPS25810TWRVCRQ1            | WQFN            | RVC                | 20 | 3000 | 330.0                    | 12.4                     | 3.3        | 4.3        | 1.1        | 8.0        | 12.0      | Q1               |

TEXAS INSTRUMENTS

www.ti.com

# PACKAGE MATERIALS INFORMATION

5-Jan-2021



\*All dimensions are nominal

| Device           | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS25810TWRVCRQ1 | WQFN         | RVC             | 20   | 3000 | 367.0       | 367.0      | 38.0        |

# **GENERIC PACKAGE VIEW**

# WQFN - 0.8 mm max height PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



# **RVC0020B**



# **PACKAGE OUTLINE**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing Air inteal dimensions are in minimeters. Any dimensions in parentnesis are for reference only. Dimensioning and per ASME Y14.5M.
   This drawing is subject to change without notice.
   The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



# **RVC0020B**

# **EXAMPLE BOARD LAYOUT**

## WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).

5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



# **RVC0020B**

# **EXAMPLE STENCIL DESIGN**

# WQFN - 0.8 mm max height

PLASTIC QUAD FLATPACK - NO LEAD



6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



## IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

TI's products are provided subject to TI's Terms of Sale (https://www.ti.com/legal/termsofsale.html) or other applicable terms available either on ti.com or provided in conjunction with such TI products. TI's provision of these resources does not expand or otherwise alter TI's applicable warranties or warranty disclaimers for TI products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2021, Texas Instruments Incorporated